aboutsummaryrefslogtreecommitdiffstats
path: root/src/gallium/drivers/radeon/SIPropagateImmReads.cpp
blob: 6a1654888311bf0356f22a38cb5b84868189114b (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
//===-- SIPropagateImmReads.cpp - Lower Immediate Reads Pass --------------===//
//
//                     The LLVM Compiler Infrastructure
//
// This file is distributed under the University of Illinois Open Source
// License. See LICENSE.TXT for details.
//
//===----------------------------------------------------------------------===//
//
// We can't do this in the ConvertToISA pass, because later passes might
// create LOADCONST_* instructions that we would miss.  This is why we need 
// a separate pass for this.
//
//===----------------------------------------------------------------------===//

#include "AMDGPU.h"
#include "AMDGPUUtil.h"
#include "SIInstrInfo.h"
#include "llvm/CodeGen/MachineFunctionPass.h"

using namespace llvm;

namespace {
  class SIPropagateImmReadsPass : public MachineFunctionPass {

  private:
    static char ID;
    TargetMachine &TM;

  public:
    SIPropagateImmReadsPass(TargetMachine &tm) :
      MachineFunctionPass(ID), TM(tm) { }

    virtual bool runOnMachineFunction(MachineFunction &MF);
  };
} /* End anonymous namespace */

char SIPropagateImmReadsPass::ID = 0;

FunctionPass *llvm::createSIPropagateImmReadsPass(TargetMachine &tm) {
  return new SIPropagateImmReadsPass(tm);
}

bool SIPropagateImmReadsPass::runOnMachineFunction(MachineFunction &MF)
{
  const SIInstrInfo * TII = static_cast<const SIInstrInfo*>(TM.getInstrInfo());

  for (MachineFunction::iterator BB = MF.begin(), BB_E = MF.end();
                                                  BB != BB_E; ++BB) {
    MachineBasicBlock &MBB = *BB;
    for (MachineBasicBlock::iterator I = MBB.begin(), Next = llvm::next(I);
         I != MBB.end(); I = Next, Next = llvm::next(I)) {
      MachineInstr &MI = *I;

      switch (MI.getOpcode()) {
      case AMDIL::LOADCONST_f32:
      case AMDIL::LOADCONST_i32:
        break;
      default:
        continue;
      }

      /* XXX: Create and use S_MOV_IMM for SREGs */
      BuildMI(MBB, I, MBB.findDebugLoc(I), TII->get(AMDIL::V_MOV_IMM))
          .addOperand(MI.getOperand(0))
          .addOperand(MI.getOperand(1));

      MI.eraseFromParent();
    }
  }
  return false;
}