diff options
author | Iago Toral Quiroga <[email protected]> | 2018-01-09 11:14:01 +0100 |
---|---|---|
committer | Iago Toral Quiroga <[email protected]> | 2018-01-10 08:21:02 +0100 |
commit | 9ef5b3d5175d72377aba95c23ec5cc64be31c1ad (patch) | |
tree | 8be6dbb61a8e05e787466c8a7b7378ed41c37eef /src/mesa/drivers | |
parent | 7e5c81235ff774ab463596222eac0e8141a90d1a (diff) |
i965/nir: lower TES PatchVerticesIn to a constant when a TCS is present
When a TCS is present at link time we know the number of vertices in the
patch and we can lower gl_PatchVerticesIn in the TesEval stage directly
to a constant. We already have a pass for this that we use in the
Vulkan pipeline, so we just reuse that.
Notice that the GLSL linker also implements this optimization, which
we are not removing because other drivers may still depend on it, so
this should only be useful for OpenGL SPIR-V shaders for now.
Reviewed-by: Jason Ekstrand <[email protected]>
Diffstat (limited to 'src/mesa/drivers')
-rw-r--r-- | src/mesa/drivers/dri/i965/brw_program.c | 26 |
1 files changed, 22 insertions, 4 deletions
diff --git a/src/mesa/drivers/dri/i965/brw_program.c b/src/mesa/drivers/dri/i965/brw_program.c index f6c7e4515c4..7fae22c6207 100644 --- a/src/mesa/drivers/dri/i965/brw_program.c +++ b/src/mesa/drivers/dri/i965/brw_program.c @@ -89,15 +89,33 @@ brw_create_nir(struct brw_context *brw, nir_validate_shader(nir); /* Lower PatchVerticesIn from system value to uniform. This needs to - * happen before brw_preprocess_nir, since that will lower system values. + * happen before brw_preprocess_nir, since that will lower system values + * to intrinsics. + * + * We only do this for TES if no TCS is present, since otherwise we know + * the number of vertices in the patch at link time and we can lower it + * directly to a constant. We do this in nir_lower_patch_vertices, which + * needs to run after brw_nir_preprocess has turned the system values + * into intrinsics. */ - if ((stage == MESA_SHADER_TESS_CTRL && brw->screen->devinfo.gen >= 8) || - stage == MESA_SHADER_TESS_EVAL) { + const bool lower_patch_vertices_in_to_uniform = + (stage == MESA_SHADER_TESS_CTRL && brw->screen->devinfo.gen >= 8) || + (stage == MESA_SHADER_TESS_EVAL && + !shader_prog->_LinkedShaders[MESA_SHADER_TESS_CTRL]); + + if (lower_patch_vertices_in_to_uniform) brw_nir_lower_patch_vertices_in_to_uniform(nir); - } nir = brw_preprocess_nir(brw->screen->compiler, nir); + if (stage == MESA_SHADER_TESS_EVAL && !lower_patch_vertices_in_to_uniform) { + assert(shader_prog->_LinkedShaders[MESA_SHADER_TESS_CTRL]); + struct gl_linked_shader *linked_tcs = + shader_prog->_LinkedShaders[MESA_SHADER_TESS_CTRL]; + uint32_t patch_vertices = linked_tcs->Program->info.tess.tcs_vertices_out; + nir_lower_tes_patch_vertices(nir, patch_vertices); + } + if (stage == MESA_SHADER_FRAGMENT) { static const struct nir_lower_wpos_ytransform_options wpos_options = { .state_tokens = {STATE_INTERNAL, STATE_FB_WPOS_Y_TRANSFORM, 0, 0, 0}, |