1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
|
/**********************************************************
* Copyright 2014 VMware, Inc. All rights reserved.
*
* Permission is hereby granted, free of charge, to any person
* obtaining a copy of this software and associated documentation
* files (the "Software"), to deal in the Software without
* restriction, including without limitation the rights to use, copy,
* modify, merge, publish, distribute, sublicense, and/or sell copies
* of the Software, and to permit persons to whom the Software is
* furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be
* included in all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
* SOFTWARE.
*
**********************************************************/
#include "util/u_memory.h"
#include "util/u_bitmask.h"
#include "svga_cmd.h"
#include "svga_context.h"
#include "svga_resource_buffer.h"
#include "svga_shader.h"
#include "svga_debug.h"
#include "svga_streamout.h"
struct svga_stream_output_target {
struct pipe_stream_output_target base;
};
/** cast wrapper */
static inline struct svga_stream_output_target *
svga_stream_output_target(struct pipe_stream_output_target *s)
{
return (struct svga_stream_output_target *)s;
}
struct svga_stream_output *
svga_create_stream_output(struct svga_context *svga,
struct svga_shader *shader,
const struct pipe_stream_output_info *info)
{
struct svga_stream_output *streamout;
SVGA3dStreamOutputDeclarationEntry decls[SVGA3D_MAX_STREAMOUT_DECLS];
unsigned strides[SVGA3D_DX_MAX_SOTARGETS];
unsigned i;
enum pipe_error ret;
unsigned id;
assert(info->num_outputs <= PIPE_MAX_SO_OUTPUTS);
/* Gallium utility creates shaders with stream output.
* For non-DX10, just return NULL.
*/
if (!svga_have_vgpu10(svga))
return NULL;
assert(info->num_outputs <= SVGA3D_MAX_STREAMOUT_DECLS);
/* Allocate an integer ID for the stream output */
id = util_bitmask_add(svga->stream_output_id_bm);
if (id == UTIL_BITMASK_INVALID_INDEX) {
return NULL;
}
/* Allocate the streamout data structure */
streamout = CALLOC_STRUCT(svga_stream_output);
if (!streamout)
return NULL;
streamout->info = *info;
streamout->id = id;
streamout->pos_out_index = -1;
SVGA_DBG(DEBUG_STREAMOUT, "%s, num_outputs=%d id=%d\n", __FUNCTION__,
info->num_outputs, id);
/* init whole decls and stride arrays to zero to avoid garbage values */
memset(decls, 0, sizeof(decls));
memset(strides, 0, sizeof(strides));
for (i = 0; i < info->num_outputs; i++) {
unsigned reg_idx = info->output[i].register_index;
unsigned buf_idx = info->output[i].output_buffer;
const unsigned sem_name = shader->info.output_semantic_name[reg_idx];
assert(buf_idx <= PIPE_MAX_SO_BUFFERS);
if (sem_name == TGSI_SEMANTIC_POSITION) {
/**
* Check if streaming out POSITION. If so, replace the
* register index with the index for NON_ADJUSTED POSITION.
*/
decls[i].registerIndex = shader->info.num_outputs;
/* Save this output index, so we can tell later if this stream output
* includes an output of a vertex position
*/
streamout->pos_out_index = i;
}
else if (sem_name == TGSI_SEMANTIC_CLIPDIST) {
/**
* Use the shadow copy for clip distance because
* CLIPDIST instruction is only emitted for enabled clip planes.
* It's valid to write to ClipDistance variable for non-enabled
* clip planes.
*/
decls[i].registerIndex = shader->info.num_outputs + 1 +
shader->info.output_semantic_index[reg_idx];
}
else {
decls[i].registerIndex = reg_idx;
}
decls[i].outputSlot = buf_idx;
decls[i].registerMask =
((1 << info->output[i].num_components) - 1)
<< info->output[i].start_component;
SVGA_DBG(DEBUG_STREAMOUT, "%d slot=%d regIdx=%d regMask=0x%x\n",
i, decls[i].outputSlot, decls[i].registerIndex,
decls[i].registerMask);
strides[buf_idx] = info->stride[buf_idx] * sizeof(float);
}
ret = SVGA3D_vgpu10_DefineStreamOutput(svga->swc, id,
info->num_outputs,
strides,
decls);
if (ret != PIPE_OK) {
svga_context_flush(svga, NULL);
ret = SVGA3D_vgpu10_DefineStreamOutput(svga->swc, id,
info->num_outputs,
strides,
decls);
if (ret != PIPE_OK) {
util_bitmask_clear(svga->stream_output_id_bm, id);
FREE(streamout);
streamout = NULL;
}
}
return streamout;
}
enum pipe_error
svga_set_stream_output(struct svga_context *svga,
struct svga_stream_output *streamout)
{
unsigned id = streamout ? streamout->id : SVGA3D_INVALID_ID;
if (!svga_have_vgpu10(svga)) {
return PIPE_OK;
}
SVGA_DBG(DEBUG_STREAMOUT, "%s streamout=0x%x id=%d\n", __FUNCTION__,
streamout, id);
if (svga->current_so != streamout) {
enum pipe_error ret = SVGA3D_vgpu10_SetStreamOutput(svga->swc, id);
if (ret != PIPE_OK) {
return ret;
}
svga->current_so = streamout;
}
return PIPE_OK;
}
void
svga_delete_stream_output(struct svga_context *svga,
struct svga_stream_output *streamout)
{
enum pipe_error ret;
SVGA_DBG(DEBUG_STREAMOUT, "%s streamout=0x%x\n", __FUNCTION__, streamout);
assert(svga_have_vgpu10(svga));
assert(streamout != NULL);
ret = SVGA3D_vgpu10_DestroyStreamOutput(svga->swc, streamout->id);
if (ret != PIPE_OK) {
svga_context_flush(svga, NULL);
ret = SVGA3D_vgpu10_DestroyStreamOutput(svga->swc, streamout->id);
}
/* Release the ID */
util_bitmask_clear(svga->stream_output_id_bm, streamout->id);
/* Free streamout structure */
FREE(streamout);
}
static struct pipe_stream_output_target *
svga_create_stream_output_target(struct pipe_context *pipe,
struct pipe_resource *buffer,
unsigned buffer_offset,
unsigned buffer_size)
{
struct svga_context *svga = svga_context(pipe);
struct svga_stream_output_target *sot;
SVGA_DBG(DEBUG_STREAMOUT, "%s offset=%d size=%d\n", __FUNCTION__,
buffer_offset, buffer_size);
assert(svga_have_vgpu10(svga));
(void) svga;
sot = CALLOC_STRUCT(svga_stream_output_target);
if (!sot)
return NULL;
pipe_reference_init(&sot->base.reference, 1);
pipe_resource_reference(&sot->base.buffer, buffer);
sot->base.context = pipe;
sot->base.buffer = buffer;
sot->base.buffer_offset = buffer_offset;
sot->base.buffer_size = buffer_size;
return &sot->base;
}
static void
svga_destroy_stream_output_target(struct pipe_context *pipe,
struct pipe_stream_output_target *target)
{
struct svga_stream_output_target *sot = svga_stream_output_target(target);
SVGA_DBG(DEBUG_STREAMOUT, "%s\n", __FUNCTION__);
pipe_resource_reference(&sot->base.buffer, NULL);
FREE(sot);
}
static void
svga_set_stream_output_targets(struct pipe_context *pipe,
unsigned num_targets,
struct pipe_stream_output_target **targets,
const unsigned *offsets)
{
struct svga_context *svga = svga_context(pipe);
struct SVGA3dSoTarget soBindings[SVGA3D_DX_MAX_SOTARGETS];
enum pipe_error ret;
unsigned i;
unsigned num_so_targets;
SVGA_DBG(DEBUG_STREAMOUT, "%s num_targets=%d\n", __FUNCTION__,
num_targets);
assert(svga_have_vgpu10(svga));
/* Mark the streamout buffers as dirty so that we'll issue readbacks
* before mapping.
*/
for (i = 0; i < svga->num_so_targets; i++) {
struct svga_buffer *sbuf = svga_buffer(svga->so_targets[i]->buffer);
sbuf->dirty = TRUE;
}
assert(num_targets <= SVGA3D_DX_MAX_SOTARGETS);
for (i = 0; i < num_targets; i++) {
struct svga_stream_output_target *sot
= svga_stream_output_target(targets[i]);
unsigned size;
svga->so_surfaces[i] = svga_buffer_handle(svga, sot->base.buffer,
PIPE_BIND_STREAM_OUTPUT);
assert(svga_buffer(sot->base.buffer)->key.flags
& SVGA3D_SURFACE_BIND_STREAM_OUTPUT);
svga->so_targets[i] = &sot->base;
soBindings[i].offset = sot->base.buffer_offset;
/* The size cannot extend beyond the end of the buffer. Clamp it. */
size = MIN2(sot->base.buffer_size,
sot->base.buffer->width0 - sot->base.buffer_offset);
soBindings[i].sizeInBytes = size;
}
/* unbind any previously bound stream output buffers */
for (; i < svga->num_so_targets; i++) {
svga->so_surfaces[i] = NULL;
svga->so_targets[i] = NULL;
}
num_so_targets = MAX2(svga->num_so_targets, num_targets);
ret = SVGA3D_vgpu10_SetSOTargets(svga->swc, num_so_targets,
soBindings, svga->so_surfaces);
if (ret != PIPE_OK) {
svga_context_flush(svga, NULL);
ret = SVGA3D_vgpu10_SetSOTargets(svga->swc, num_so_targets,
soBindings, svga->so_surfaces);
}
svga->num_so_targets = num_targets;
}
/**
* Rebind stream output target surfaces
*/
enum pipe_error
svga_rebind_stream_output_targets(struct svga_context *svga)
{
struct svga_winsys_context *swc = svga->swc;
enum pipe_error ret;
unsigned i;
for (i = 0; i < svga->num_so_targets; i++) {
ret = swc->resource_rebind(swc, svga->so_surfaces[i], NULL, SVGA_RELOC_WRITE);
if (ret != PIPE_OK)
return ret;
}
return PIPE_OK;
}
void
svga_init_stream_output_functions(struct svga_context *svga)
{
svga->pipe.create_stream_output_target = svga_create_stream_output_target;
svga->pipe.stream_output_target_destroy = svga_destroy_stream_output_target;
svga->pipe.set_stream_output_targets = svga_set_stream_output_targets;
}
|