summaryrefslogtreecommitdiffstats
path: root/src/gallium/drivers/radeon/SIInstrInfo.h
blob: 68940ea3ca4abd98bc90784d286deded5a8a00ff (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
//===-- SIInstrInfo.h - SI Instruction Info Interface ---------------------===//
//
//                     The LLVM Compiler Infrastructure
//
// This file is distributed under the University of Illinois Open Source
// License. See LICENSE.TXT for details.
//
//===----------------------------------------------------------------------===//
//
// Interface definition for SIInstrInfo.
//
//===----------------------------------------------------------------------===//


#ifndef SIINSTRINFO_H
#define SIINSTRINFO_H

#include "AMDGPUInstrInfo.h"
#include "SIRegisterInfo.h"

namespace llvm {

  class SIInstrInfo : public AMDGPUInstrInfo {
  private:
    const SIRegisterInfo RI;
    AMDGPUTargetMachine &TM;

    MachineInstr * convertABS_f32(MachineInstr & absInstr, MachineFunction &MF,
                                  DebugLoc DL) const;

    MachineInstr * convertCLAMP_f32(MachineInstr & clampInstr,
                                    MachineFunction &MF, DebugLoc DL) const;

  public:
    explicit SIInstrInfo(AMDGPUTargetMachine &tm);

    const SIRegisterInfo &getRegisterInfo() const;

    virtual void copyPhysReg(MachineBasicBlock &MBB,
                           MachineBasicBlock::iterator MI, DebugLoc DL,
                           unsigned DestReg, unsigned SrcReg,
                           bool KillSrc) const;

    unsigned getEncodingType(const MachineInstr &MI) const;

    unsigned getEncodingBytes(const MachineInstr &MI) const;

    uint64_t getBinaryCode(const MachineInstr &MI, bool encodOpcode = false) const;

    virtual MachineInstr * convertToISA(MachineInstr & MI, MachineFunction &MF,
                                        DebugLoc DL) const;

    virtual unsigned getISAOpcode(unsigned AMDILopcode) const;

  };

} // End namespace llvm

/* These must be kept in sync with SIInstructions.td and also the
 * InstrEncodingInfo array in SIInstrInfo.cpp.
 *
 * NOTE: This enum is only used to identify the encoding type within LLVM,
 * the actual encoding type that is part of the instruction format is different
 */
namespace SIInstrEncodingType {
  enum Encoding {
    EXP = 0,
    LDS = 1,
    MIMG = 2,
    MTBUF = 3,
    MUBUF = 4,
    SMRD = 5,
    SOP1 = 6,
    SOP2 = 7,
    SOPC = 8,
    SOPK = 9,
    SOPP = 10,
    VINTRP = 11,
    VOP1 = 12,
    VOP2 = 13,
    VOP3 = 14,
    VOPC = 15
  };
}

#define SI_INSTR_FLAGS_ENCODING_MASK 0xf

namespace SIInstrFlags {
  enum Flags {
    /* First 4 bits are the instruction encoding */
    NEED_WAIT = 1 << 4
  };
}

#endif //SIINSTRINFO_H