summaryrefslogtreecommitdiffstats
path: root/src/gallium/drivers/radeon/MCTargetDesc/AMDGPUMCCodeEmitter.h
blob: a75a8414e6cb62d899e8351a42d361a6c1f40a18 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
//===-- AMDGPUCodeEmitter.h - AMDGPU Code Emitter interface -----------------===//
//
//                     The LLVM Compiler Infrastructure
//
// This file is distributed under the University of Illinois Open Source
// License. See LICENSE.TXT for details.
//
//===----------------------------------------------------------------------===//
//
// CodeEmitter interface for R600 and SI codegen.
//
//===----------------------------------------------------------------------===//

#ifndef AMDGPUCODEEMITTER_H
#define AMDGPUCODEEMITTER_H

#include "llvm/MC/MCCodeEmitter.h"
#include "llvm/Support/raw_ostream.h"

namespace llvm {

  class MCInst;
  class MCOperand;

  class AMDGPUMCCodeEmitter : public MCCodeEmitter {
  public:

    uint64_t getBinaryCodeForInstr(const MCInst &MI,
                                   SmallVectorImpl<MCFixup> &Fixups) const;

    virtual uint64_t getMachineOpValue(const MCInst &MI, const MCOperand &MO,
                                       SmallVectorImpl<MCFixup> &Fixups) const {
      return 0;
    }

    virtual unsigned GPR4AlignEncode(const MCInst  &MI, unsigned OpNo,
                                     SmallVectorImpl<MCFixup> &Fixups) const {
      return 0;
    }
    virtual unsigned GPR2AlignEncode(const MCInst &MI, unsigned OpNo,
                                     SmallVectorImpl<MCFixup> &Fixups) const {
      return 0;
    }
    virtual uint64_t VOPPostEncode(const MCInst &MI, uint64_t Value) const {
      return Value;
    }
    virtual uint64_t i32LiteralEncode(const MCInst &MI, unsigned OpNo,
                                     SmallVectorImpl<MCFixup> &Fixups) const {
      return 0;
    }
    virtual uint32_t SMRDmemriEncode(const MCInst &MI, unsigned OpNo,
                                     SmallVectorImpl<MCFixup> &Fixups) const {
      return 0;
    }
  };

} // End namespace llvm

#endif // AMDGPUCODEEMITTER_H