summaryrefslogtreecommitdiffstats
path: root/src/gallium/drivers/radeon/AMDGPULowerInstructions.cpp
blob: 2e455fea8aba0ab27bd5d9531ab94584afc22486 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
//===-- AMDGPULowerInstructions.cpp - AMDGPU lowering pass ----------------===//
//
//                     The LLVM Compiler Infrastructure
//
// This file is distributed under the University of Illinois Open Source
// License. See LICENSE.TXT for details.
//
//===----------------------------------------------------------------------===//
//
// This pass lowers unsupported AMDIL MachineInstrs to LLVM pseudo 
// MachineInstrs for hw codegen targets.
//
//===----------------------------------------------------------------------===//


#include "AMDGPU.h"
#include "AMDGPURegisterInfo.h"
#include "AMDIL.h"
#include "llvm/CodeGen/MachineFunctionPass.h"
#include "llvm/CodeGen/MachineInstrBuilder.h"
#include "llvm/CodeGen/MachineRegisterInfo.h"

using namespace llvm;

namespace {
  class AMDGPULowerInstructionsPass : public MachineFunctionPass {

  private:
    static char ID;
    TargetMachine &TM;
    void lowerVCREATE_v4(MachineInstr &MI, MachineBasicBlock::iterator I,
                              MachineBasicBlock &MBB, MachineFunction &MF);

  public:
    AMDGPULowerInstructionsPass(TargetMachine &tm) :
      MachineFunctionPass(ID), TM(tm) { }

    virtual bool runOnMachineFunction(MachineFunction &MF);

  };
} /* End anonymous namespace */

char AMDGPULowerInstructionsPass::ID = 0;

FunctionPass *llvm::createAMDGPULowerInstructionsPass(TargetMachine &tm) {
  return new AMDGPULowerInstructionsPass(tm);
}

bool AMDGPULowerInstructionsPass::runOnMachineFunction(MachineFunction &MF)
{
  for (MachineFunction::iterator BB = MF.begin(), BB_E = MF.end();
                                                  BB != BB_E; ++BB) {
    MachineBasicBlock &MBB = *BB;
    for (MachineBasicBlock::iterator I = MBB.begin(), Next = llvm::next(I);
         I != MBB.end(); I = Next, Next = llvm::next(I) ) {
      MachineInstr &MI = *I;

      switch (MI.getOpcode()) {
      default: continue;
      case AMDIL::VCREATE_v4f32:
      case AMDIL::VCREATE_v4i32:
        lowerVCREATE_v4(MI, I, MBB, MF); break;
      }
      MI.eraseFromParent();
    }
  }
  return false;
}

void AMDGPULowerInstructionsPass::lowerVCREATE_v4(MachineInstr &MI,
    MachineBasicBlock::iterator I, MachineBasicBlock &MBB, MachineFunction &MF)
{
  MachineRegisterInfo & MRI = MF.getRegInfo();
  unsigned tmp = MRI.createVirtualRegister(
                  MRI.getRegClass(MI.getOperand(0).getReg()));

  BuildMI(MBB, I, DebugLoc(), TM.getInstrInfo()->get(AMDIL::IMPLICIT_DEF), tmp);

  BuildMI(MBB, I, DebugLoc(), TM.getInstrInfo()->get(AMDIL::INSERT_SUBREG))
          .addOperand(MI.getOperand(0))
          .addReg(tmp)
          .addOperand(MI.getOperand(1))
          .addImm(AMDIL::sel_x);
}