summaryrefslogtreecommitdiffstats
path: root/src/broadcom/drm-shim/v3dx.c
blob: a22550a03a592863bfd033d2e474184d3d1aa640 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
/*
 * Copyright © 2014-2017 Broadcom
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

/* @file
 *
 * v3d driver code interacting v3dv3 simulator/fpga library.
 *
 * This is compiled per V3D version we support, since the register definitions
 * conflict.
 */

#include <errno.h>
#include <stdbool.h>
#include <stdio.h>
#include <string.h>
#include <sys/mman.h>
#include "util/macros.h"
#include "util/u_mm.h"
#include "broadcom/common/v3d_macros.h"
#include "v3d_simulator_wrapper.h"
#include "drm-shim/drm_shim.h"
#include "drm-uapi/v3d_drm.h"
#include "v3d.h"

#define HW_REGISTER_RO(x) (x)
#define HW_REGISTER_RW(x) (x)
#if V3D_VERSION >= 41
#include "libs/core/v3d/registers/4.1.34.0/v3d.h"
#else
#include "libs/core/v3d/registers/3.3.0.0/v3d.h"
#endif

#define V3D_WRITE(reg, val) v3d_hw_write_reg(v3d.hw, reg, val)
#define V3D_READ(reg) v3d_hw_read_reg(v3d.hw, reg)

static void
v3d_flush_l3()
{
        if (!v3d_hw_has_gca(v3d.hw))
                return;

#if V3D_VERSION < 40
        uint32_t gca_ctrl = V3D_READ(V3D_GCA_CACHE_CTRL);

        V3D_WRITE(V3D_GCA_CACHE_CTRL, gca_ctrl | V3D_GCA_CACHE_CTRL_FLUSH_SET);
        V3D_WRITE(V3D_GCA_CACHE_CTRL, gca_ctrl & ~V3D_GCA_CACHE_CTRL_FLUSH_SET);
#endif
}

/* Invalidates the L2 cache.  This is a read-only cache. */
static void
v3d_flush_l2(void)
{
        V3D_WRITE(V3D_CTL_0_L2CACTL,
                  V3D_CTL_0_L2CACTL_L2CCLR_SET |
                  V3D_CTL_0_L2CACTL_L2CENA_SET);
}

/* Invalidates texture L2 cachelines */
static void
v3d_flush_l2t(void)
{
        V3D_WRITE(V3D_CTL_0_L2TFLSTA, 0);
        V3D_WRITE(V3D_CTL_0_L2TFLEND, ~0);
        V3D_WRITE(V3D_CTL_0_L2TCACTL,
                  V3D_CTL_0_L2TCACTL_L2TFLS_SET |
                  (0 << V3D_CTL_0_L2TCACTL_L2TFLM_LSB));
}

/* Invalidates the slice caches.  These are read-only caches. */
static void
v3d_flush_slices(void)
{
        V3D_WRITE(V3D_CTL_0_SLCACTL, ~0);
}

static void
v3d_flush_caches(void)
{
        v3d_flush_l3();
        v3d_flush_l2();
        v3d_flush_l2t();
        v3d_flush_slices();
}

static void
v3d_simulator_copy_in_handle(struct shim_fd *shim_fd, int handle)
{
        if (!handle)
                return;

        struct v3d_bo *bo = v3d_bo_lookup(shim_fd, handle);

        memcpy(bo->sim_vaddr, bo->gem_vaddr, bo->base.size);
}

static void
v3d_simulator_copy_out_handle(struct shim_fd *shim_fd, int handle)
{
        if (!handle)
                return;

        struct v3d_bo *bo = v3d_bo_lookup(shim_fd, handle);

        memcpy(bo->gem_vaddr, bo->sim_vaddr, bo->base.size);
}

static int
v3dX(v3d_ioctl_submit_cl)(int fd, unsigned long request, void *arg)
{
        struct shim_fd *shim_fd = drm_shim_fd_lookup(fd);
        struct drm_v3d_submit_cl *submit = arg;
        uint32_t *bo_handles = (uint32_t *)(uintptr_t)submit->bo_handles;

        for (int i = 0; i < submit->bo_handle_count; i++)
                v3d_simulator_copy_in_handle(shim_fd, bo_handles[i]);

        v3d_flush_caches();

        if (submit->qma) {
                V3D_WRITE(V3D_CLE_0_CT0QMA, submit->qma);
                V3D_WRITE(V3D_CLE_0_CT0QMS, submit->qms);
        }
#if V3D_VERSION >= 41
        if (submit->qts) {
                V3D_WRITE(V3D_CLE_0_CT0QTS,
                          V3D_CLE_0_CT0QTS_CTQTSEN_SET |
                          submit->qts);
        }
#endif

        fprintf(stderr, "submit %x..%x!\n", submit->bcl_start, submit->bcl_end);

        V3D_WRITE(V3D_CLE_0_CT0QBA, submit->bcl_start);
        V3D_WRITE(V3D_CLE_0_CT0QEA, submit->bcl_end);

        /* Wait for bin to complete before firing render, as it seems the
         * simulator doesn't implement the semaphores.
         */
        while (V3D_READ(V3D_CLE_0_CT0CA) !=
               V3D_READ(V3D_CLE_0_CT0EA)) {
                v3d_hw_tick(v3d.hw);
        }

        fprintf(stderr, "submit %x..%x!\n", submit->rcl_start, submit->rcl_end);

        v3d_flush_caches();

        V3D_WRITE(V3D_CLE_0_CT1QBA, submit->rcl_start);
        V3D_WRITE(V3D_CLE_0_CT1QEA, submit->rcl_end);

        while (V3D_READ(V3D_CLE_0_CT1CA) !=
               V3D_READ(V3D_CLE_0_CT1EA)) {
                v3d_hw_tick(v3d.hw);
        }

        for (int i = 0; i < submit->bo_handle_count; i++)
                v3d_simulator_copy_out_handle(shim_fd, bo_handles[i]);

        return 0;
}

static int
v3dX(v3d_ioctl_submit_tfu)(int fd, unsigned long request, void *arg)
{
        struct shim_fd *shim_fd = drm_shim_fd_lookup(fd);
        struct drm_v3d_submit_tfu *submit = arg;

        v3d_simulator_copy_in_handle(shim_fd, submit->bo_handles[0]);
        v3d_simulator_copy_in_handle(shim_fd, submit->bo_handles[1]);
        v3d_simulator_copy_in_handle(shim_fd, submit->bo_handles[2]);
        v3d_simulator_copy_in_handle(shim_fd, submit->bo_handles[3]);

        int last_vtct = V3D_READ(V3D_TFU_CS) & V3D_TFU_CS_CVTCT_SET;

        V3D_WRITE(V3D_TFU_IIA, submit->iia);
        V3D_WRITE(V3D_TFU_IIS, submit->iis);
        V3D_WRITE(V3D_TFU_ICA, submit->ica);
        V3D_WRITE(V3D_TFU_IUA, submit->iua);
        V3D_WRITE(V3D_TFU_IOA, submit->ioa);
        V3D_WRITE(V3D_TFU_IOS, submit->ios);
        V3D_WRITE(V3D_TFU_COEF0, submit->coef[0]);
        V3D_WRITE(V3D_TFU_COEF1, submit->coef[1]);
        V3D_WRITE(V3D_TFU_COEF2, submit->coef[2]);
        V3D_WRITE(V3D_TFU_COEF3, submit->coef[3]);

        V3D_WRITE(V3D_TFU_ICFG, submit->icfg);

        while ((V3D_READ(V3D_TFU_CS) & V3D_TFU_CS_CVTCT_SET) == last_vtct) {
                v3d_hw_tick(v3d.hw);
        }

        v3d_simulator_copy_out_handle(shim_fd, submit->bo_handles[0]);

        return 0;
}

static int
v3dX(v3d_ioctl_create_bo)(int fd, unsigned long request, void *arg)
{
        struct shim_fd *shim_fd = drm_shim_fd_lookup(fd);
        struct drm_v3d_create_bo *create = arg;
        struct v3d_bo *bo = calloc(1, sizeof(*bo));

        drm_shim_bo_init(&bo->base, create->size);
        bo->offset = util_vma_heap_alloc(&v3d.heap, create->size, 4096);
        if (bo->offset == 0)
                return -ENOMEM;

        bo->sim_vaddr = v3d.mem + bo->offset - v3d.mem_base;
#if 0
        /* Place a mapping of the BO inside of the simulator's address space
         * for V3D memory.  This lets us avoid copy in/out for simpenrose, but
         * I'm betting we'll need something else for FPGA.
         */
        void *sim_addr = v3d.mem + bo->block->ofs;
        void *mmap_ret = mmap(sim_addr, create->size, PROT_READ | PROT_WRITE,
                              MAP_SHARED | MAP_FIXED, bo->base.fd, 0);
        assert(mmap_ret == sim_addr);
#else
        /* Make a simulator-private mapping of the shim GEM object. */
        bo->gem_vaddr = mmap(NULL, bo->base.size,
                             PROT_READ | PROT_WRITE,
                             MAP_SHARED,
                             bo->base.fd, 0);
        if (bo->gem_vaddr == MAP_FAILED) {
                fprintf(stderr, "v3d: mmap of shim bo failed\n");
                abort();
        }
#endif

        create->offset = bo->offset;
        create->handle = drm_shim_bo_get_handle(shim_fd, &bo->base);

        drm_shim_bo_put(&bo->base);

        return 0;
}

static int
v3dX(v3d_ioctl_get_param)(int fd, unsigned long request, void *arg)
{
        struct drm_v3d_get_param *gp = arg;
        static const uint32_t reg_map[] = {
                [DRM_V3D_PARAM_V3D_UIFCFG] = V3D_HUB_CTL_UIFCFG,
                [DRM_V3D_PARAM_V3D_HUB_IDENT1] = V3D_HUB_CTL_IDENT1,
                [DRM_V3D_PARAM_V3D_HUB_IDENT2] = V3D_HUB_CTL_IDENT2,
                [DRM_V3D_PARAM_V3D_HUB_IDENT3] = V3D_HUB_CTL_IDENT3,
                [DRM_V3D_PARAM_V3D_CORE0_IDENT0] = V3D_CTL_0_IDENT0,
                [DRM_V3D_PARAM_V3D_CORE0_IDENT1] = V3D_CTL_0_IDENT1,
                [DRM_V3D_PARAM_V3D_CORE0_IDENT2] = V3D_CTL_0_IDENT2,
        };

        switch (gp->param) {
        case DRM_V3D_PARAM_SUPPORTS_TFU:
                gp->value = 1;
                return 0;
        }

        if (gp->param < ARRAY_SIZE(reg_map) && reg_map[gp->param]) {
                gp->value = V3D_READ(reg_map[gp->param]);
                return 0;
        }

        fprintf(stderr, "Unknown DRM_IOCTL_V3D_GET_PARAM %d\n", gp->param);
        return -1;
}

static ioctl_fn_t driver_ioctls[] = {
        [DRM_V3D_SUBMIT_CL] = v3dX(v3d_ioctl_submit_cl),
        [DRM_V3D_SUBMIT_TFU] = v3dX(v3d_ioctl_submit_tfu),
        [DRM_V3D_WAIT_BO] = v3d_ioctl_wait_bo,
        [DRM_V3D_CREATE_BO] = v3dX(v3d_ioctl_create_bo),
        [DRM_V3D_GET_PARAM] = v3dX(v3d_ioctl_get_param),
        [DRM_V3D_MMAP_BO] = v3d_ioctl_mmap_bo,
        [DRM_V3D_GET_BO_OFFSET] = v3d_ioctl_get_bo_offset,
};

static void
v3d_isr(uint32_t hub_status)
{
        /* Check the per-core bits */
        if (hub_status & (1 << 0)) {
                uint32_t core_status = V3D_READ(V3D_CTL_0_INT_STS);

                if (core_status & V3D_CTL_0_INT_STS_INT_GMPV_SET) {
                        fprintf(stderr, "GMP violation at 0x%08x\n",
                                V3D_READ(V3D_GMP_0_VIO_ADDR));
                        abort();
                } else {
                        fprintf(stderr,
                                "Unexpected ISR with core status 0x%08x\n",
                                core_status);
                }
                abort();
        }

        return;
}

static void
v3dX(simulator_init_regs)(void)
{
#if V3D_VERSION == 33
        /* Set OVRTMUOUT to match kernel behavior.
         *
         * This means that the texture sampler uniform configuration's tmu
         * output type field is used, instead of using the hardware default
         * behavior based on the texture type.  If you want the default
         * behavior, you can still put "2" in the indirect texture state's
         * output_type field.
         */
        V3D_WRITE(V3D_CTL_0_MISCCFG, V3D_CTL_1_MISCCFG_OVRTMUOUT_SET);
#endif

        uint32_t core_interrupts = V3D_CTL_0_INT_STS_INT_GMPV_SET;
        V3D_WRITE(V3D_CTL_0_INT_MSK_SET, ~core_interrupts);
        V3D_WRITE(V3D_CTL_0_INT_MSK_CLR, core_interrupts);

        v3d_hw_set_isr(v3d.hw, v3d_isr);
}

static void
v3d_bo_free(struct shim_bo *shim_bo)
{
        struct v3d_bo *bo = v3d_bo(shim_bo);

        if (bo->gem_vaddr)
                munmap(bo->gem_vaddr, shim_bo->size);

        util_vma_heap_free(&v3d.heap, bo->offset, bo->base.size);
}

void
v3dX(drm_shim_driver_init)(void)
{
        shim_device.driver_ioctls = driver_ioctls;
        shim_device.driver_ioctl_count = ARRAY_SIZE(driver_ioctls);

        shim_device.driver_bo_free = v3d_bo_free;

        /* Allocate a gig of memory to play in. */
        v3d_hw_alloc_mem(v3d.hw, 1024 * 1024 * 1024);
        v3d.mem_base =
                v3d_hw_get_mem(v3d.hw, &v3d.mem_size,
                               &v3d.mem);
        util_vma_heap_init(&v3d.heap, 4096, v3d.mem_size - 4096);

        v3dX(simulator_init_regs)();
}