From 8ab15bacf4eea44ba4c028fde741467328aa7461 Mon Sep 17 00:00:00 2001 From: Kenneth Graunke Date: Sat, 8 Jun 2013 13:14:41 -0700 Subject: i965: Emit the CC state pointer directly rather than via atoms. See the previous commit for the rationale. Signed-off-by: Kenneth Graunke --- src/mesa/drivers/dri/i965/brw_context.h | 2 -- src/mesa/drivers/dri/i965/brw_state.h | 1 - src/mesa/drivers/dri/i965/brw_state_upload.c | 2 -- src/mesa/drivers/dri/i965/gen6_cc.c | 23 ++++++++++++++++++----- src/mesa/drivers/dri/i965/gen7_cc_state.c | 20 -------------------- 5 files changed, 18 insertions(+), 30 deletions(-) diff --git a/src/mesa/drivers/dri/i965/brw_context.h b/src/mesa/drivers/dri/i965/brw_context.h index 0e3b2abf22d..2150e67f995 100644 --- a/src/mesa/drivers/dri/i965/brw_context.h +++ b/src/mesa/drivers/dri/i965/brw_context.h @@ -607,7 +607,6 @@ struct brw_vs_prog_data { enum brw_cache_id { BRW_DEPTH_STENCIL_STATE, - BRW_COLOR_CALC_STATE, BRW_CC_VP, BRW_CC_UNIT, BRW_WM_PROG, @@ -701,7 +700,6 @@ enum shader_time_shader_type { /* Flags for brw->state.cache. */ #define CACHE_NEW_DEPTH_STENCIL_STATE (1<intel.ctx; + struct intel_context *intel = &brw->intel; struct gen6_color_calc_state *cc; cc = brw_state_batch(brw, AUB_TRACE_CC_STATE, @@ -275,13 +276,26 @@ gen6_upload_color_calc_state(struct brw_context *brw) cc->constant_b = ctx->Color.BlendColorUnclamped[2]; cc->constant_a = ctx->Color.BlendColorUnclamped[3]; - brw->state.dirty.cache |= CACHE_NEW_COLOR_CALC_STATE; + /* Point the GPU at the new indirect state. */ + if (intel->gen == 6) { + BEGIN_BATCH(4); + OUT_BATCH(_3DSTATE_CC_STATE_POINTERS << 16 | (4 - 2)); + OUT_BATCH(0); + OUT_BATCH(0); + OUT_BATCH(brw->cc.state_offset | 1); + ADVANCE_BATCH(); + } else { + BEGIN_BATCH(2); + OUT_BATCH(_3DSTATE_CC_STATE_POINTERS << 16 | (2 - 2)); + OUT_BATCH(brw->cc.state_offset | 1); + ADVANCE_BATCH(); + } } const struct brw_tracked_state gen6_color_calc_state = { .dirty = { .mesa = _NEW_COLOR | _NEW_STENCIL, - .brw = BRW_NEW_BATCH, + .brw = BRW_NEW_BATCH | BRW_NEW_STATE_BASE_ADDRESS, .cache = 0, }, .emit = gen6_upload_color_calc_state, @@ -295,7 +309,7 @@ static void upload_cc_state_pointers(struct brw_context *brw) OUT_BATCH(_3DSTATE_CC_STATE_POINTERS << 16 | (4 - 2)); OUT_BATCH(0); OUT_BATCH(brw->cc.depth_stencil_state_offset | 1); - OUT_BATCH(brw->cc.state_offset | 1); + OUT_BATCH(0); ADVANCE_BATCH(); } @@ -304,8 +318,7 @@ const struct brw_tracked_state gen6_cc_state_pointers = { .mesa = 0, .brw = (BRW_NEW_BATCH | BRW_NEW_STATE_BASE_ADDRESS), - .cache = (CACHE_NEW_COLOR_CALC_STATE | - CACHE_NEW_DEPTH_STENCIL_STATE) + .cache = CACHE_NEW_DEPTH_STENCIL_STATE }, .emit = upload_cc_state_pointers, }; diff --git a/src/mesa/drivers/dri/i965/gen7_cc_state.c b/src/mesa/drivers/dri/i965/gen7_cc_state.c index 9ad124e62b3..bd0b7d6dd6a 100644 --- a/src/mesa/drivers/dri/i965/gen7_cc_state.c +++ b/src/mesa/drivers/dri/i965/gen7_cc_state.c @@ -28,26 +28,6 @@ #include "intel_batchbuffer.h" #include "main/macros.h" -static void -upload_cc_state_pointers(struct brw_context *brw) -{ - struct intel_context *intel = &brw->intel; - - BEGIN_BATCH(2); - OUT_BATCH(_3DSTATE_CC_STATE_POINTERS << 16 | (2 - 2)); - OUT_BATCH(brw->cc.state_offset | 1); - ADVANCE_BATCH(); -} - -const struct brw_tracked_state gen7_cc_state_pointer = { - .dirty = { - .mesa = 0, - .brw = BRW_NEW_BATCH, - .cache = CACHE_NEW_COLOR_CALC_STATE - }, - .emit = upload_cc_state_pointers, -}; - static void upload_depth_stencil_state_pointer(struct brw_context *brw) { -- cgit v1.2.3