summaryrefslogtreecommitdiffstats
path: root/src
Commit message (Collapse)AuthorAgeFilesLines
* r300g: specify point/line/triangle have stuffed texture coordCooper Yuan2009-09-031-1/+3
|
* r600: visual depth has no meaning here.Dave Airlie2009-09-031-12/+2
| | | | fbos get angry when this happens.
* r600: make sure the active shader bo is re-added to persistent list.Dave Airlie2009-09-031-0/+8
|
* radeon: pass internal format into the miptree.Dave Airlie2009-09-033-11/+14
| | | | | | | We need to figure out if the compression format changes. without this texcmp segfaults if you change format enough times.
* radeon/dri2: add gl20 bits for r300/r600 just like dri1 doesDave Airlie2009-09-031-0/+2
|
* st/xorg: fix warningsZack Rusin2009-09-021-3/+3
|
* st/xorg: handle xrender repeat modesZack Rusin2009-09-021-4/+26
|
* st/xorg: flip the coordinate systemZack Rusin2009-09-021-1/+1
|
* st/xorg: handle solid fills in the fragment shaderZack Rusin2009-09-021-4/+18
|
* Revert "i965: Use VBOs in the VBO module on 965, now that we have ↵Eric Anholt2009-09-021-2/+0
| | | | | | | | | | ARB_map_buffer_range." This reverts commit 00413d87426f14df47d90ba3c995e1889e9f88ca. Even with fixes, using ARB_map_buffer_range in the VBO module isn't showing up as a significant win, and some cases apparently regressed. Bug #23624.
* intel: Add support for FlushMappedBufferRange for ARB_map_buffer_range.Eric Anholt2009-09-022-15/+59
| | | | | | This should help for the usage by the VBO module, where we would upload the whole remaining chunk of the buffer for a series of range maps that should cover just a segment of it.
* intel: Sync a synchronized READ_BIT map buffer range with GL drawing to it.Eric Anholt2009-09-021-1/+1
| | | | It's probably uncommon, but would obviously have gone wrong.
* intel: Move MapBufferRange mesa state setting up to cover the 915 case.Eric Anholt2009-09-021-7/+7
|
* st/xorg: Guard against realy old versions of XorgJakob Bornecrantz2009-09-021-2/+8
|
* Revert "mesa: fix the non-GNU C bit-field case"Brian Paul2009-09-021-2/+2
| | | | | | This reverts commit 4b08e7498230eac30eea1721f33994b30999acd4. Don't know what I was thinking there.
* mesa: fix the non-GNU C bit-field caseBrian Paul2009-09-021-2/+2
|
* mesa: silence gcc bit-field warningGary Wong2009-09-021-2/+2
|
* mesa: replace 8 with NUM_UNITSBrian Paul2009-09-021-1/+4
|
* mesa: remove accidentally committed printfBrian Paul2009-09-021-1/+0
|
* mesa: added #ifdef __GNUC__ around GLubyte bitfield usageBrian Paul2009-09-021-0/+5
| | | | | | | | | It would be nice if there were a #pragma or something to disable the warnings: main/texenvprogram.c:87: warning: type of bit-field ‘Source’ is a GCC extension main/texenvprogram.c:88: warning: type of bit-field ‘Operand’ is a GCC extension but there doesn't appear to be a way to do that.
* mesa: Compact state key for TexEnv program cacheChris Wilson2009-09-021-3/+5
| | | | | | By rearranging the bitfields within the key we can reduce the size of the key from 644 to 196 bytes, reducing the cost of both the hashing and equality tests.
* st/xorg: Remove code no longer support by xserver Git master.Michel Dänzer2009-09-024-59/+4
| | | | Shouldn't be necessary with older versions either.
* st/xorg: Add support for xserver Git master DRI2 interface.Michel Dänzer2009-09-022-81/+151
| | | | Reorganize to handle both interfaces with common code.
* st/dri: Slight consolidation of DRI2 buffer handling.Michel Dänzer2009-09-022-30/+27
| | | | | | Always use / assume a combined depth/stencil buffer. Also update drawable formats from surfaces returned by the driver.
* st/xorg: Add EXA UploadToScreen and DownloadFromScreen hooks.Michel Dänzer2009-09-021-0/+64
|
* i965: CS FENCE in URB_FENCE is 11-bits wideXiang, Haihao2009-09-021-2/+2
|
* i965: validate sf stateXiang, Haihao2009-09-021-0/+1
|
* mesa: Make MultiDrawElements submit multiple primitives at once.Eric Anholt2009-09-0110-33/+200
| | | | | | | | | Previously, MultiDrawElements just called DrawElements a bunch of times. By sending several primitives down the pipeline at once, we avoid a bunch of validation. On my GL demo, this improves fps by 2.5% (+/- .41%) and reduces CPU usage by 70.5% (+/- 2.9%) (n=3). Reviewed by: Ian Romanick <[email protected]>
* nv50: SWZ is the same as MOV from our perspectiveBen Skeggs2009-09-021-0/+1
|
* mesa: skip bitmap drawing code if width==0 or height==0Brian Paul2009-09-011-19/+22
|
* intel: use _mesa_expand_bitmap() to skip an intermediate bufferBrian Paul2009-09-011-21/+6
|
* st/mesa: use new _mesa_expand_bitmap() functionBrian Paul2009-09-011-57/+4
|
* mesa: new _mesa_expand_bitmap() functionBrian Paul2009-09-012-0/+92
|
* mesa: remove redundant assignmentsBrian Paul2009-09-011-8/+1
|
* mesa: more clean-upsBrian Paul2009-09-011-24/+31
|
* mesa: change conditional to match the previous oneBrian Paul2009-09-011-1/+1
|
* mesa: updated #includesBrian Paul2009-09-011-2/+1
|
* mesa: remove unused texenv_fragment_program::ctx fieldBrian Paul2009-09-011-2/+0
|
* mesa: remove unused ureg::abs fieldBrian Paul2009-09-011-5/+2
|
* mesa: remove unused ureg:negateabs fieldBrian Paul2009-09-011-4/+1
|
* mesa: more comments, clean-upsBrian Paul2009-09-011-10/+10
|
* mesa: simplify translate_tex_src_bit()Brian Paul2009-09-011-20/+3
|
* mesa: minor code clean-ups, commentsBrian Paul2009-09-011-24/+34
|
* mesa: replace 8 with MAX_TEXTURE_UNITSBrian Paul2009-09-011-1/+1
|
* dri: remove unused meta_clear_tris()Brian Paul2009-09-012-266/+2
|
* intel: use BUFFER_BITS_COLORBrian Paul2009-09-011-1/+1
|
* intel: fix incorrect parameter type for intel_bufferobj_map_range()Brian Paul2009-09-011-1/+1
|
* radeon: trim down #includesBrian Paul2009-09-011-28/+0
|
* radeon: use _mesa_meta_clear()Brian Paul2009-09-011-2/+2
|
* mesa: obey stencil write mask in _mesa_meta_draw_pixels()Brian Paul2009-09-011-6/+8
|