summaryrefslogtreecommitdiffstats
path: root/src
Commit message (Collapse)AuthorAgeFilesLines
* st/xorg: rename ctx to pipe to match every other gallium state trackerZack Rusin2009-09-104-35/+35
| | | | plus it avoids the "ctx->ctx->" syntax
* st/xorg: temporarily disablie copiesZack Rusin2009-09-101-1/+2
|
* st/xorg: implement pipelines surface/texture copiesZack Rusin2009-09-102-7/+329
|
* st/xorg: unite finalization and stub out pipelined copiesZack Rusin2009-09-104-20/+50
|
* st/xorg: abstract flushing and syncing for the exa codeZack Rusin2009-09-102-5/+23
|
* st/xorg: disable solid fills until copies are accelerated as wellZack Rusin2009-09-102-1/+3
|
* st/xorg: implement exasolids with full pipeliningZack Rusin2009-09-104-32/+135
| | | | plus fix some small issues with the shaders
* st/xorg: start adding support for surface fillsZack Rusin2009-09-105-26/+66
|
* nv50: Fix tiling mode for lower mipmap levels.Marcin Kościelnicki2009-09-103-5/+8
|
* intel: Don't forget to map the depth read buffer in spans.Eric Anholt2009-09-101-22/+28
| | | | This broke BlitFramebufferEXT(GL_DEPTH_BUFFER_BIT).
* r300: enable rb3d_discard_src_pixel_lte_threshold for more chips on dri2Alex Deucher2009-09-101-5/+1
|
* r300: add full support for two sided stencil on r5xx for dri2Alex Deucher2009-09-104-4/+46
|
* mesa: fix cut&paste typosMathias Frohlich2009-09-101-4/+4
|
* util: Add PIPE_OS_APPLE back to auxiliary/util/u_time.h.Vinson Lee2009-09-101-1/+1
| | | | Fixes typo from commit c6c44bf48124dd5b4661014a8d58482c5a54557f.
* llvmpipe: Fix alpha test.José Fonseca2009-09-101-26/+13
|
* llvmpipe: Mask out color channels not present in the color buffer.José Fonseca2009-09-101-5/+23
|
* llvmpipe: Fix sampling from depth textures. Respect texture compare func.José Fonseca2009-09-102-49/+122
| | | | Fixes Mesa shadowtex sample.
* llvmpipe: Skip blending when mask is zero.José Fonseca2009-09-102-13/+30
| | | | This increases quake3 timedemo fps another 10%.
* llvmpipe: Proper control flow builders.José Fonseca2009-09-103-60/+426
| | | | | | | | | | New control flow helper functions which keep track of all variables and generate the correct Phi functions. This re-enables skipping the fs execution of quads masked out by the rasterizer, early z testing, and kill opcode. This yields a performance improvement of around 20%.
* llvmpipe: Copy the texture target into the sampler static state.José Fonseca2009-09-101-0/+1
| | | | Hunk forgotten in previous commit.
* llvmpipe: Quick hack for 1D textures.José Fonseca2009-09-092-0/+4
|
* llvmpipe: Fix depth mask computation.José Fonseca2009-09-091-4/+5
| | | | Fixes depth test for 24bit depth formats.
* llvmpipe: Include zsbuf's format in the fragment shader key.José Fonseca2009-09-092-14/+17
|
* util: Fix depth/stencil format description.José Fonseca2009-09-091-4/+4
| | | | Inverse channel order.
* llvmpipe: Debug function to check stack alignment.José Fonseca2009-09-093-4/+28
| | | | | Doing alignment check in locus is redundant, as gcc alignment assumptions will optimize away the check.
* i965: Fix relocation delta for WM surfaces.Eric Anholt2009-09-091-1/+1
| | | | | | | This was a regression in 0f328c90dbc893e15005f2ab441d309c1c176245. Bug #23688 Bug #23254
* i965: fix an overlooked merge conflictBrian Paul2009-09-091-13/+0
|
* r600: check if textures are actually enabled before submissionAlex Deucher2009-09-092-56/+64
| | | | noticed by taiu on IRC.
* Merge branch 'mesa_7_6_branch'Brian Paul2009-09-0916-23/+59
|\
| * Merge branch 'mesa_7_5_branch' into mesa_7_6_branchBrian Paul2009-09-096-3/+24
| |\ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Conflicts: Makefile configs/default progs/glsl/Makefile src/gallium/auxiliary/util/u_simple_shaders.c src/gallium/state_trackers/glx/xlib/xm_api.c src/mesa/drivers/dri/i965/brw_draw_upload.c src/mesa/drivers/dri/i965/brw_vs_emit.c src/mesa/drivers/dri/intel/intel_context.h src/mesa/drivers/dri/intel/intel_pixel.c src/mesa/drivers/dri/intel/intel_pixel_read.c src/mesa/main/texenvprogram.c src/mesa/main/version.h
| | * mesa: bump version to 7.5.2Brian Paul2009-09-081-3/+3
| | | | | | | | | | | | I'm not 100% sure there'll be a 7.5.2 release, but just in case.
| | * i965: fix incorrect test for vertex position attributeBrian Paul2009-09-083-1/+4
| | |
| | * i965: Fix warnings in intel_pixel_read.c.Eric Anholt2009-09-041-0/+4
| | | | | | | | | | | | (cherry picked from commit c80ce5ac90b1e0ac7a72cd41c314aa2000bfecf5)
| | * intel: Also get the DRI2 front buffer when doing front buffer reading.Eric Anholt2009-09-044-1/+29
| | | | | | | | | | | | (cherry picked from commit df70d3049a396af3601d2a1747770635a74120bb)
| | * intel: Update Mesa state before span setup in glReadPixels.Eric Anholt2009-09-043-3/+13
| | | | | | | | | | | | | | | | | | We could have mapped the wrong set of draw buffers. Noticed while looking into a DRI2 glean ReadPixels issue. (cherry picked from commit afc981ee46791838f3cb83e11eb33938aa3efc83)
| | * intel: Move intel_pixel_read.c to shared for use with i965.Eric Anholt2009-09-042-306/+307
| | | | | | | | | | | | (cherry picked from commit dcfe0d66bfff9a55741aee298b7ffb051a48f0d3)
| | * i965: Add missing state dependency of sf_unit on _NEW_BUFFERS.Eric Anholt2009-09-041-2/+4
| | | | | | | | | | | | (cherry picked from commit 99174e7630676307f618c252755a20ba61ad9158)
| | * intel: Align cubemap texture height to its padding requirements.Eric Anholt2009-09-041-0/+10
| | | | | | | | | | | | | | | (cherry picked from commit a70e1315846cd5e8d6f2b622821ff8262fe7179d) (cherry picked from commit 29e51c3872531366570d032147abad50f8a3c1af)
| | * intel: Align untiled region height to 2 according to 965 docs.Eric Anholt2009-09-041-0/+7
| | | | | | | | | | | | | | | | | | This may or may not be required pre-965, but it doesn't seem unlikely, and I'd rather be safe. (cherry picked from commit b053474378633249be0e9f24010650ffb816229a)
| | * i965: Fix source depth reg setting for FSes reading and writing to depth.Eric Anholt2009-09-043-1/+5
| | | | | | | | | | | | | | | | | | | | | | | | | | | For some IZ setups, we'd forget to account for the source depth register being present, so we'd both read the wrong reg, and write output depth to the wrong reg. Bug #22603. (cherry picked from commit f44916414ecd2b888c8a680d56b7467ccdff6886)
| | * i965: Respect CondSwizzle in OPCODE_IF.Eric Anholt2009-09-041-1/+21
| | | | | | | | | | | | | | | | | | | | | | | | | | | Fixes piglit glsl-vs-if-bool and progs/glsl/twoside, and will likely be useful for the looping code. Bug #18992 (cherry picked from commit 78c022acd0b37bf8b32f04313d76255255e769c1) (cherry picked from commit 63d7a2f53fb38e170f4e55f2b599e918edf2c512)
| | * i965: asst clean-ups, etc in brw_vs_emit()Brian Paul2009-09-041-11/+10
| | | | | | | | | | | | (cherry picked from commit fd7d764514c540987549c3ea88a2d669b0f0ea58)
| | * i965: Emit conditional code updates as required for GLSL VS if statements.Eric Anholt2009-09-041-0/+13
| | | | | | | | | | | | | | | | | | Previously, we'd be branching based on whatever condition code happened to be laying around. (cherry picked from commit 7007f8b352763af89805f287153cb7972bff0523)
| | * i965: Spell "conditional" correctly.Eric Anholt2009-09-043-15/+15
| | |
| | * i965: Fix RECT shadow sampling by not losing the other texcoords.Eric Anholt2009-09-041-1/+5
| | | | | | | | | | | | | | | Bug #20821 (cherry picked from commit 191e028de20b2f954621b652aa77b06d0e93652a)
| | * i965: Assert that the offset in the VBO is below the VBO size.Eric Anholt2009-09-041-0/+14
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | This avoids sending a bad buffer address to the GPU due to programmer error, and is permitted by the ARB_vbo spec. Note that we still have the opportunity to dereference past the end of the GPU, because we aren't clipping to a correct _MaxElement, but that appears to be harder than it should be. This gets us the 90% solution. Bug #19911. (cherry picked from commit d7430d942f6c7950a92367aeb13b80cf76ccad78)
| | * i965: Even if no VS inputs are set, still load some amount of URB as required.Eric Anholt2009-09-041-0/+11
| | | | | | | | | | | | | | | | | | | | | See comment on Vertex URB Entry Read Length for VS_STATE. This, combined with the previous three commits, fixes #22945. (cherry picked from commit e340d4f9866db4bae391288e83a630a310b0dd2b)
| | * i965: Make sure the VS URB size is big enough to fit a VF VUE.Eric Anholt2009-09-041-1/+8
| | | | | | | | | | | | | | | | | | | | | This fix is just from code and docs inspection, but it may fix hangs on some applications. (cherry picked from commit e93848e595176ae0bad3bfe64e0ca63fd089bb72)
| | * i965: Don't emit bad packets when no VBs are referenced.Eric Anholt2009-09-041-0/+22
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | It appears that sometimes Mesa (and I suppose a VS could as well) emits a program which references no vertex data, and thus we end up with nr_enabled == 0 even though some VBs are enabled. We'd end up emitting VB/VE packet headers of 0xffffffff in that case, leading to GPU hangs. Bug #22945 (wine with an uncompiled VS) (cherry picked from commit d1fbfd0f962347e4153db3852292d44de5aea863)
| | * i965: Calculate enabled[] and nr_enabled once and re-use the values.Eric Anholt2009-09-042-29/+18
| | | | | | | | | | | | | | | The code duplication bothered me. (cherry picked from commit 9b9cb30d128fc5f1ba77287696ecd508e640efde)