Commit message (Collapse) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | r300/compiler: Fix scheduling of TEX instructions. | Tom Stellard | 2010-07-08 | 1 | -19/+67 |
| | | | | | | | | | | The following instruction sequence will no longer be emitted in separate TEX blocks: 0: TEX temp[0].xyz, temp[1].xy__, 2D[0]; 1: TEX temp[1].xyz, temp[2].xy__, 2D[0]; This fixes fdo bug #25109 | ||||
* | glslcompiler: Fix build. | Vinson Lee | 2010-07-08 | 1 | -2/+2 |
| | |||||
* | i965: Add disasm for SEND mlen/rlen on Sandybridge. | Eric Anholt | 2010-07-08 | 2 | -3/+4 |
| | |||||
* | i965: Add 'wait' instruction support | Zhenyu Wang | 2010-07-08 | 2 | -0/+30 |
| | | | | | | | | When EU executes 'wait' instruction, it stalls and sets notification register state. Host can issue MMIO write to clear notification register state to allow EU continue on executing again. Signed-off-by: Zhenyu Wang <[email protected]> | ||||
* | i965: Fix disasm of a SEND's mlen and rlen on Ironlake. | Eric Anholt | 2010-07-08 | 1 | -4/+11 |
| | |||||
* | i965: Add decode for Sandybridge DP write messages. | Zhenyu Wang | 2010-07-08 | 1 | -9/+21 |
| | |||||
* | i965: Add definitions for Sandybridge DP write/read messages. | Zhenyu Wang | 2010-07-08 | 2 | -6/+53 |
| | |||||
* | intel: Update intel_decode.c from intel-gpu-tools. | Eric Anholt | 2010-07-08 | 4 | -192/+435 |
| | | | | This came from commit cf255e382d147fe3ca450f0dcec3525190e7dcbc | ||||
* | r600: workaround 3 comp GL_SHORT vertex attribute format on r700 | Andre Maasikas | 2010-07-07 | 1 | -1/+3 |
| | | | | guess it's a hw errata? | ||||
* | r300/compiler: Implement KILP opcode. | Tom Stellard | 2010-07-06 | 5 | -0/+42 |
| | | | | Signed-off-by: Marek Olšák <[email protected]> | ||||
* | r300/compiler: Fix loop unrolling | Tom Stellard | 2010-07-03 | 1 | -1/+15 |
| | |||||
* | r300/compiler: Use hardware flow control instructions for loops on r500. | Tom Stellard | 2010-07-03 | 7 | -43/+152 |
| | |||||
* | r300/compiler: Don't continue copy propagation inside loops. | Tom Stellard | 2010-07-03 | 1 | -0/+5 |
| | |||||
* | r300/compiler: Print debug info for flow control instructions. | Tom Stellard | 2010-07-03 | 1 | -5/+73 |
| | |||||
* | r300/compiler: Enable hardware IF statements for r500 cards. | Tom Stellard | 2010-07-03 | 2 | -5/+6 |
| | |||||
* | r300/compiler: In the peephole optimizer, ELSE should mark the end of a | Tom Stellard | 2010-07-03 | 1 | -2/+13 |
| | | | | block. | ||||
* | r300/compiler: Correctly calculate the max number of iterations for loops. | Tom Stellard | 2010-07-03 | 1 | -17/+8 |
| | |||||
* | r300/compiler: Handle loops in deadcode analysis. | Tom Stellard | 2010-07-03 | 5 | -77/+112 |
| | | | | | | | | | This also allows us to split the loop emulation into two phases. A tranformation phase which either unrolls loops or prepares them to be emulated, and the emulation phase which unrolls remaining loops until the instruction limit is reached. The second phase is completed after the deadcode analysis in order to get a more accurate count of the number of instructions in the body of loops. | ||||
* | osmesa: remove old renderbuffer before adding new | Brian Paul | 2010-07-02 | 1 | -0/+1 |
| | | | | | | Fixes fd.o bug 10966 when OSMesaMakeCurrent() was called twice. NOTE: This is a candidate for the 7.8 branch. | ||||
* | mesa: initial support for ARB_geometry_shader4 | Zack Rusin | 2010-06-28 | 1 | -3/+19 |
| | | | | | | laying down the foundation for everything and implementing most of the stuff. linking, gl_VerticesIn and multidimensional inputs are left. | ||||
* | Merge branch 'shader-file-reorg' | Brian Paul | 2010-06-23 | 44 | -91/+88 |
|\ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1. Move all GL entrypoint functions and files into src/mesa/main/ This includes the ARB vp/vp, NV vp/fp, ATI fragshader and GLSL bits that were in src/mesa/shader/ 2. Move src/mesa/shader/slang/ to src/mesa/slang/ to reduce the tree depth 3. Rename src/mesa/shader/ to src/mesa/program/ since all the remaining files are concerned with GPU programs. 4. Misc code refactoring. In particular, I got rid of most of the GLSL-related ctx->Driver hook functions. None of the drivers used them. Conflicts: src/mesa/drivers/dri/i965/brw_context.c | ||||
| * | mesa: rename src/mesa/shader/ to src/mesa/program/ | Brian Paul | 2010-06-10 | 43 | -81/+81 |
| | | |||||
| * | mesa: move arbprogram.[ch] to main/ | Brian Paul | 2010-06-10 | 3 | -3/+3 |
| | | |||||
| * | mesa: move atifragshader.[ch] to main/ | Brian Paul | 2010-06-10 | 1 | -1/+1 |
| | | |||||
| * | mesa: refactor shader api / object code | Brian Paul | 2010-06-10 | 2 | -6/+4 |
| | | | | | | | | | | Remove the unneeded ctx->Driver hooks for shader-related functions. Move state and API-related things into main/. | ||||
| * | i965: remove UseProgram driver callback | Brian Paul | 2010-06-10 | 1 | -10/+0 |
| | | | | | | | | It just duplicated the default/core Mesa behaviour. | ||||
* | | r300/compiler: allow 1024 instructions in r5xx vertex shaders | Marek Olšák | 2010-06-23 | 3 | -9/+12 |
| | | |||||
* | | r300/compiler: allow 32 temporaries in vertex shaders | Marek Olšák | 2010-06-23 | 2 | -4/+4 |
| | | |||||
* | | r300/compiler: emulate loops in vertex shaders | Marek Olšák | 2010-06-23 | 2 | -4/+11 |
| | | | | | | | | It is not perfect, but it is the best we got. | ||||
* | | Revert "Fix image_matches_texture_obj() MaxLevel check" | Will Dyson | 2010-06-19 | 2 | -7/+7 |
| | | | | | | | | | | | | | | | | | | | | | | | | | | This reverts commit a9ee95651131e27d5acf3d10909b5b7e5c8d3e92. It was based on a failure to understand how ther driver allocates memory, and causes a regression with Celestia. Set MaxLevel to dstLevel before allocating new mipmap level. The radeon driver will fail to allocate space for a new level that is outside of BaseLevel..MaxLevel. Set MaxLevel before allocating. Signed-off-by: Maciej Cencora <[email protected]> | ||||
* | | intel: Finalize the miptree before mapping it for fallbacks. | Eric Anholt | 2010-06-18 | 1 | -0/+2 |
| | | | | | | | | Fixes segfault in mipmap_view.c demo. Bug #27212. | ||||
* | | i965: Fix the name of aa_coverage_slope in the improved AA line params. | Eric Anholt | 2010-06-18 | 1 | -1/+1 |
| | | |||||
* | | intel: Remove unnecessary headers. | Vinson Lee | 2010-06-16 | 2 | -6/+0 |
| | | |||||
* | | r600: GL_COORD_REPLACE state is only relevant when point sprites are enabled. | Henri Verbeet | 2010-06-16 | 1 | -6/+11 |
| | | |||||
* | | r600: fix warnings | Marc | 2010-06-16 | 1 | -2/+2 |
| | | |||||
* | | osmesa: always build standalone for internal symbols | Dan Nicholson | 2010-06-16 | 1 | -6/+0 |
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | When building OSMesa and xlib GL, the resulting OSMesa would be linked against libGL instead of the internal mesa libraries. However, when building with -fvisibility=hidden, some of the internal functions used in OSMesa could not be resolved through libGL. Instead, always build OSMesa standalone without linking against libGL. This has the advantage that OSMesa is always built the same way, but it means that disk space is wasted when libGL is installed since both libraries will contain the internal objects. Signed-off-by: Dan Nicholson <[email protected]> Tested-by: Tom Fogal <[email protected]> | ||||
* | | i965: Remove unnecessary header. | Vinson Lee | 2010-06-14 | 1 | -1/+0 |
| | | |||||
* | | i965: Fix surface state dumping with INTEL_DEBUG=batch. | Eric Anholt | 2010-06-14 | 1 | -2/+2 |
| | | | | | | | | I broke this with the state streaming changes. | ||||
* | | i965: correct the gen6 line stipple enable define. | Zhenyu Wang | 2010-06-14 | 1 | -1/+1 |
| | | |||||
* | | intel: Remove long-dead comment about releasing texture heaps. | Eric Anholt | 2010-06-14 | 1 | -15/+0 |
| | | | | | | | | | | BOs are stored in the bufmgr, which is freed as part of the screen structure. | ||||
* | | i965: Fix gen6 front cull mode. | Eric Anholt | 2010-06-12 | 1 | -1/+1 |
| | | |||||
* | | i965: Use the new message header format for FF_SYNC on gen6. | Zhenyu Wang | 2010-06-12 | 1 | -2/+7 |
| | | |||||
* | | i965: Add support for math instructions in the gen6 WM. | Zhenyu Wang | 2010-06-12 | 1 | -0/+15 |
| | | |||||
* | | i965: Set the correct WM GRF start reg on gen6. | Zhenyu Wang | 2010-06-12 | 1 | -1/+2 |
| | | |||||
* | | i965: Update gen6 paths for the streaming rework. | Eric Anholt | 2010-06-12 | 3 | -31/+4 |
| | | |||||
* | | i965: Stream out CC unit state. | Eric Anholt | 2010-06-12 | 3 | -155/+66 |
| | | | | | | | | | | | | | | | | before: [ # ] backend test min(s) median(s) stddev. count [ 0] gl firefox-talos-gfx 31.791 32.287 1.11% 6/6 after: [ 0] gl firefox-talos-gfx 31.198 31.675 0.96% 6/6 | ||||
* | | r300/compiler: fix scons build | Joakim Sindholt | 2010-06-12 | 1 | -0/+1 |
| | | |||||
* | | i965: Remove unnecessary header. | Vinson Lee | 2010-06-12 | 1 | -1/+0 |
| | | |||||
* | | r300/compiler: Handle more complex conditionals in loops. | Tom Stellard | 2010-06-11 | 1 | -71/+84 |
| | | |||||
* | | r300/compiler: Fix warning. | Tom Stellard | 2010-06-11 | 1 | -1/+1 |
| | |