aboutsummaryrefslogtreecommitdiffstats
path: root/src/mesa/drivers/dri/i965
Commit message (Expand)AuthorAgeFilesLines
...
| * | intel: Remove ARGB internal_format == GL_RGB hacksIan Romanick2009-12-101-8/+2
| * | i965: Fix handling of drawing to MESA_FORMAT_XRGB8888Ian Romanick2009-12-102-3/+48
| * | intel: Axe intel_renderbuffer::texformatIan Romanick2009-12-101-2/+2
* | | intel: Attempt to fix up after "Update vertex texture code."Eric Anholt2009-12-101-1/+3
* | | mesa: Update vertex texture code after gallium changes.Michal Krol2009-12-011-0/+1
* | | Merge commit 'origin/mesa_7_7_branch'Maciej Cencora2009-11-234-5/+11
|\| |
| * | i965: Fix several memory leaks on exit.Eric Anholt2009-11-214-5/+11
* | | intel: Remove non-GEM support.Eric Anholt2009-11-191-8/+0
* | | intel: Consistently use no_batch_wrap in intel_context struct.Eric Anholt2009-11-193-6/+2
* | | i965: Pack brw_wm_fragment_program better.Eric Anholt2009-11-191-1/+1
* | | mesa: Remove gratuitous padding in prog_dst_register.Eric Anholt2009-11-191-1/+0
* | | i965: Pack the brw_wm_prog_key better.Eric Anholt2009-11-191-1/+1
|/ /
* | Merge branch 'outputswritten64'Ian Romanick2009-11-1717-36/+32
* | i965: Use MESA_FORMAT_AL1616 when appropriateIan Romanick2009-11-161-0/+3
* | i965: Share OPCODE_TXB between brw_wm_emit.c and brw_wm_glsl.cEric Anholt2009-11-133-101/+63
* | i965: Share OPCODE_TEX between brw_wm_emit.c and brw_wm_glsl.c.Eric Anholt2009-11-133-118/+72
* | i965: Clean up emit_tex a bit.Eric Anholt2009-11-131-27/+24
* | Merge remote branch 'origin/mesa_7_6_branch'Eric Anholt2009-11-1310-46/+81
|\|
| * i965: Fix Ironlake shadow comparisons.Eric Anholt2009-11-121-7/+17
| * i965: Fix VBO last-valid-offset setup on Ironlake.Eric Anholt2009-11-121-10/+3
| * i965: fix EXT_provoking_vertex supportRoland Scheidegger2009-11-118-29/+61
* | i965: Flag BRW_NEW_CONTEXT on some context state.Eric Anholt2009-11-132-6/+6
* | i965: Remove an unused cache_item field.Eric Anholt2009-11-132-2/+0
* | i965: Remove long dead structures for ffvertex_prog.c.Eric Anholt2009-11-131-17/+0
* | i965: Use bo_map instead of subdata to upload the bits of constant buffer.Eric Anholt2009-11-131-2/+5
* | i965: Validate the number of URB entries selected for the VS.Eric Anholt2009-11-131-4/+33
* | i965: Clean up Ironlake sampler type definitions.Eric Anholt2009-11-133-18/+10
* | i965: Avoid moving the current value back into the accumulator for MAD.Eric Anholt2009-11-131-1/+34
* | Merge remote branch 'origin/mesa_7_6_branch'Eric Anholt2009-11-101-1/+11
|\|
| * i965: Fix VS constant buffer value loading.Eric Anholt2009-11-101-1/+11
| * i965: Unalias src/dst registers for SGE and friends.Eric Anholt2009-11-101-19/+21
| * i965: Allow use of PROGRAM_LOCAL constants in ARB_vp.Eric Anholt2009-11-101-1/+1
| * i965: be clear that the Fallback field is a boolean, not a bitfieldBrian Paul2009-10-273-4/+8
| * Revert "i965: fix hacked Fallback usage in brw_prepare_vertices()"Brian Paul2009-10-272-6/+2
* | i965: avoid memsetting all the BRW_WM_MAX_INSN arrays for every compile.Eric Anholt2009-11-104-4/+23
* | i965: Add a note explaining the data cache domain.Eric Anholt2009-11-101-1/+4
* | i965: Unalias src/dst registers for SGE and friends.Eric Anholt2009-11-101-19/+21
* | i965: Allow use of PROGRAM_LOCAL constants in ARB_vp.Eric Anholt2009-11-101-1/+1
* | i965: Use Compr4 instruction compression mode on G4X and newer.Eric Anholt2009-11-063-17/+29
* | i965: Share min/max between brw_wm_emit.c and brw_wm_glsl.cEric Anholt2009-11-063-60/+72
* | i965: Share emit_fb_write() between brw_wm_emit.c and brw_wm_glsl.cEric Anholt2009-11-064-127/+40
* | i965: Share most of the WM functions between brw_wm_glsl.c and brw_wm_emit.cEric Anholt2009-11-063-297/+109
* | i965: Share math functions between brw_wm_glsl.c and brw_wm_emit.c.Eric Anholt2009-11-063-221/+111
* | i965: Share the sop opcodes between brw_wm_glsl.c and brw_wm_emit.c.Eric Anholt2009-11-063-74/+29
* | i965: Share OPCODE_MAD between brw_wm_glsl.c and brw_wm_emit.cEric Anholt2009-11-063-30/+13
* | i965: Share the DP3, DP4, and DPH between brw_wm_glsl.c and brw_wm_emit.cEric Anholt2009-11-063-99/+33
* | i965: Add generic GLSL code for unaliasing a 3-arg opcode, and share LRP code.Eric Anholt2009-11-063-45/+71
* | i965: Use a normal alu1 emit for OPCODE_TRUNC.Eric Anholt2009-11-062-34/+2
* | i965: Share basic ALU ops between brw_wm_glsl and brw_wm_emit.cEric Anholt2009-11-063-117/+38
* | i965: Collect GLSL src/dst regs up in generic code.Eric Anholt2009-11-062-7/+17