index
:
mesa.git
gallium_va_encpackedheader01
master
Unnamed repository; edit this file 'description' to name the repository.
summary
refs
log
tree
commit
diff
stats
log msg
author
committer
range
path:
root
/
src
/
gallium
/
drivers
/
radeon
Commit message (
Expand
)
Author
Age
Files
Lines
*
drivers/radeon: Don't link against libgallium.la
Tom Stellard
2013-01-11
1
-2
/
+1
*
radeon/llvm: Convert to Automake
Tom Stellard
2013-01-10
3
-17
/
+33
*
radeon/llvm: Remove backend code from Mesa
Tom Stellard
2013-01-04
99
-19168
/
+0
*
Support LLVM >= 3.2 on radeonsi and opencl.
Johannes Obermayr
2013-01-04
1
-0
/
+7
*
radeon/llvm: improve cube map handling
Vadim Girlin
2012-12-18
2
-20
/
+69
*
radeon/llvm: fix TXQ_LZ handling for cube maps
Vadim Girlin
2012-12-18
1
-2
/
+4
*
radeon/llvm: Export prepare_cube_coords helper to driver.
Michel Dänzer
2012-12-06
2
-8
/
+13
*
r600g: use default action for min/max opcode in tgsi to llvm
Vincent Lejeune
2012-12-05
1
-4
/
+0
*
r600g: use default action for fdiv/rcp opcode
Vincent Lejeune
2012-12-05
1
-6
/
+1
*
r600g: Use default mul/mad function for tgsi-to-llvm
Vincent Lejeune
2012-12-05
1
-8
/
+4
*
r600g: make tgsi-to-llvm generates store.pixel* intrinsic for fs
Vincent Lejeune
2012-11-02
1
-0
/
+3
*
radeon/llvm: Add intrinsic for reading SI FRONT_FACE VGPR in the pixel shader.
Michel Dänzer
2012-10-26
2
-0
/
+6
*
radeon/llvm: Sort tgsi opcode action initialization
Tom Stellard
2012-10-19
1
-59
/
+50
*
radeon/llvm: Fix lowering TGSI_OPCODE_SSG
Tom Stellard
2012-10-19
1
-1
/
+1
*
radeon/llvm: Fix build with LLVM 3.2
Tom Stellard
2012-10-11
1
-3
/
+10
*
radeon/llvm: use ceil intrinsic instead of llvm.AMDIL.round.posinf
Vincent Lejeune
2012-10-10
3
-6
/
+2
*
radeon/llvm: use floor intrinsic instead of llvm.AMDIL.floor
Vincent Lejeune
2012-10-10
5
-5
/
+5
*
radeon/llvm: use llvm fabs intrinsic
Vincent Lejeune
2012-10-10
3
-6
/
+4
*
radeon/llvm: use llvm intrinsic for flog2
Vincent Lejeune
2012-10-10
4
-5
/
+4
*
radeon/llvm: add support for cos/sin intrinsic
Vincent Lejeune
2012-10-10
3
-12
/
+15
*
radeon/llvm: add a pattern for fsqrt
Vincent Lejeune
2012-10-10
1
-0
/
+3
*
radeon/llvm: Disable SI flow control again for now.
Michel Dänzer
2012-10-02
1
-1
/
+2
*
radeon/llvm: Only initialize the AMDGPU target
Tom Stellard
2012-10-01
1
-7
/
+1
*
radeon: Fix build with LLVM 3.1
Tom Stellard
2012-10-01
1
-0
/
+1
*
radeon: Support LLVM 3.2
Tom Stellard
2012-10-01
3
-3
/
+11
*
r600g: add some members to radeon_llvm_context
Vincent Lejeune
2012-09-28
1
-0
/
+6
*
radeon/llvm: improve select_cc lowering to generate CND* more often
Vincent Lejeune
2012-09-27
3
-41
/
+88
*
radeon/llvm: Fix instruction encoding for r600 family GPUs
Tom Stellard
2012-09-24
3
-15
/
+14
*
radeon/llvm: support for interpolation intrinsics
Vincent Lejeune
2012-09-22
10
-2
/
+318
*
radeon/llvm: Handle loads from the constants address space.
Tom Stellard
2012-09-21
2
-0
/
+10
*
radeon/llvm: Add support for v4f32 stores on R600
Tom Stellard
2012-09-21
3
-9
/
+27
*
radeon/llvm: Add support for i8 reads on R600
Tom Stellard
2012-09-21
3
-0
/
+25
*
radeon/llvm: Expand vector fadd and fmul on R600
Tom Stellard
2012-09-21
1
-0
/
+3
*
radeon/llvm: Add optimization for FP_ROUND
Tom Stellard
2012-09-21
2
-0
/
+27
*
radeon/llvm: Replace AMDGPU pow intrinsic with the llvm version
Tom Stellard
2012-09-21
4
-7
/
+26
*
radeon/llvm: Emit ISA for ALU instructions in the R600 code emitter
Michal Sciubidlo
2012-09-19
5
-139
/
+238
*
radeon/llvm: Only support 512 constant registers on R600
Tom Stellard
2012-09-19
1
-1
/
+1
*
radeon/llvm: Add a fdiv pattern.
Vincent Lejeune
2012-09-18
1
-3
/
+10
*
radeon/llvm: reserve also corresponding 128bits reg
Vincent Lejeune
2012-09-18
1
-0
/
+1
*
radeon/llvm: Inital flow control support for SI
Tom Stellard
2012-09-17
7
-2
/
+168
*
radeon/llvm: Fix unused variable warning
Tom Stellard
2012-09-17
1
-1
/
+0
*
radeon/llvm: Move kernel arg lowering into R600TargetLowering class
Tom Stellard
2012-09-17
6
-470
/
+35
*
radeon/llvm: Match integer add/sub for SI.
Michel Dänzer
2012-09-17
1
-2
/
+8
*
radeon/llvm: Complete integer comparison patterns for SI.
Michel Dänzer
2012-09-17
1
-4
/
+12
*
radeon/llvm: Match AMDGPUfract on SI.
Michel Dänzer
2012-09-17
1
-1
/
+3
*
radeon/llvm: Match int_AMDGPU_floor for SI.
Michel Dänzer
2012-09-17
1
-1
/
+3
*
radeon/llvm: Match vector logical operations on SI.
Michel Dänzer
2012-09-17
1
-3
/
+9
*
radeon/llvm: Support frint on SI
Christian König
2012-09-14
1
-1
/
+3
*
radeon/llvm: Fix lowering of vbuild
Tom Stellard
2012-09-13
7
-93
/
+19
*
radeon/llvm: Support fmul on SI
Tom Stellard
2012-09-13
1
-1
/
+4
[next]