diff options
Diffstat (limited to 'src/intel')
-rw-r--r-- | src/intel/common/gen_device_info.c | 48 | ||||
-rw-r--r-- | src/intel/common/gen_device_info.h | 4 | ||||
-rw-r--r-- | src/intel/vulkan/anv_allocator.c | 2 |
3 files changed, 27 insertions, 27 deletions
diff --git a/src/intel/common/gen_device_info.c b/src/intel/common/gen_device_info.c index b12bfad6ea3..98669b35a0f 100644 --- a/src/intel/common/gen_device_info.c +++ b/src/intel/common/gen_device_info.c @@ -119,7 +119,7 @@ static const struct gen_device_info gen_device_info_ivb_gt1 = { .num_slices = 1, .max_vs_threads = 36, .max_tcs_threads = 36, - .max_ds_threads = 36, + .max_tes_threads = 36, .max_gs_threads = 36, .max_wm_threads = 48, .max_cs_threads = 36, @@ -129,7 +129,7 @@ static const struct gen_device_info gen_device_info_ivb_gt1 = { .max_vs_entries = 512, .max_tcs_entries = 32, .min_ds_entries = 10, - .max_ds_entries = 288, + .max_tes_entries = 288, .max_gs_entries = 192, }, }; @@ -139,7 +139,7 @@ static const struct gen_device_info gen_device_info_ivb_gt2 = { .num_slices = 1, .max_vs_threads = 128, .max_tcs_threads = 128, - .max_ds_threads = 128, + .max_tes_threads = 128, .max_gs_threads = 128, .max_wm_threads = 172, .max_cs_threads = 64, @@ -149,7 +149,7 @@ static const struct gen_device_info gen_device_info_ivb_gt2 = { .max_vs_entries = 704, .max_tcs_entries = 64, .min_ds_entries = 10, - .max_ds_entries = 448, + .max_tes_entries = 448, .max_gs_entries = 320, }, }; @@ -160,7 +160,7 @@ static const struct gen_device_info gen_device_info_byt = { .has_llc = false, .max_vs_threads = 36, .max_tcs_threads = 36, - .max_ds_threads = 36, + .max_tes_threads = 36, .max_gs_threads = 36, .max_wm_threads = 48, .max_cs_threads = 32, @@ -170,7 +170,7 @@ static const struct gen_device_info gen_device_info_byt = { .max_vs_entries = 512, .max_tcs_entries = 32, .min_ds_entries = 10, - .max_ds_entries = 288, + .max_tes_entries = 288, .max_gs_entries = 192, }, }; @@ -186,7 +186,7 @@ static const struct gen_device_info gen_device_info_hsw_gt1 = { .num_slices = 1, .max_vs_threads = 70, .max_tcs_threads = 70, - .max_ds_threads = 70, + .max_tes_threads = 70, .max_gs_threads = 70, .max_wm_threads = 102, .max_cs_threads = 70, @@ -196,7 +196,7 @@ static const struct gen_device_info gen_device_info_hsw_gt1 = { .max_vs_entries = 640, .max_tcs_entries = 64, .min_ds_entries = 10, - .max_ds_entries = 384, + .max_tes_entries = 384, .max_gs_entries = 256, }, }; @@ -206,7 +206,7 @@ static const struct gen_device_info gen_device_info_hsw_gt2 = { .num_slices = 1, .max_vs_threads = 280, .max_tcs_threads = 256, - .max_ds_threads = 280, + .max_tes_threads = 280, .max_gs_threads = 256, .max_wm_threads = 204, .max_cs_threads = 70, @@ -216,7 +216,7 @@ static const struct gen_device_info gen_device_info_hsw_gt2 = { .max_vs_entries = 1664, .max_tcs_entries = 128, .min_ds_entries = 10, - .max_ds_entries = 960, + .max_tes_entries = 960, .max_gs_entries = 640, }, }; @@ -226,7 +226,7 @@ static const struct gen_device_info gen_device_info_hsw_gt3 = { .num_slices = 2, .max_vs_threads = 280, .max_tcs_threads = 256, - .max_ds_threads = 280, + .max_tes_threads = 280, .max_gs_threads = 256, .max_wm_threads = 408, .max_cs_threads = 70, @@ -236,7 +236,7 @@ static const struct gen_device_info gen_device_info_hsw_gt3 = { .max_vs_entries = 1664, .max_tcs_entries = 128, .min_ds_entries = 10, - .max_ds_entries = 960, + .max_tes_entries = 960, .max_gs_entries = 640, }, }; @@ -252,7 +252,7 @@ static const struct gen_device_info gen_device_info_hsw_gt3 = { .has_surface_tile_offset = true, \ .max_vs_threads = 504, \ .max_tcs_threads = 504, \ - .max_ds_threads = 504, \ + .max_tes_threads = 504, \ .max_gs_threads = 504, \ .max_wm_threads = 384 @@ -266,7 +266,7 @@ static const struct gen_device_info gen_device_info_bdw_gt1 = { .max_vs_entries = 2560, .max_tcs_entries = 504, .min_ds_entries = 34, - .max_ds_entries = 1536, + .max_tes_entries = 1536, .max_gs_entries = 960, } }; @@ -281,7 +281,7 @@ static const struct gen_device_info gen_device_info_bdw_gt2 = { .max_vs_entries = 2560, .max_tcs_entries = 504, .min_ds_entries = 34, - .max_ds_entries = 1536, + .max_tes_entries = 1536, .max_gs_entries = 960, } }; @@ -296,7 +296,7 @@ static const struct gen_device_info gen_device_info_bdw_gt3 = { .max_vs_entries = 2560, .max_tcs_entries = 504, .min_ds_entries = 34, - .max_ds_entries = 1536, + .max_tes_entries = 1536, .max_gs_entries = 960, } }; @@ -307,7 +307,7 @@ static const struct gen_device_info gen_device_info_chv = { .num_slices = 1, .max_vs_threads = 80, .max_tcs_threads = 80, - .max_ds_threads = 80, + .max_tes_threads = 80, .max_gs_threads = 80, .max_wm_threads = 128, .max_cs_threads = 6 * 7, @@ -317,7 +317,7 @@ static const struct gen_device_info gen_device_info_chv = { .max_vs_entries = 640, .max_tcs_entries = 80, .min_ds_entries = 34, - .max_ds_entries = 384, + .max_tes_entries = 384, .max_gs_entries = 256, } }; @@ -334,7 +334,7 @@ static const struct gen_device_info gen_device_info_chv = { .max_vs_threads = 336, \ .max_gs_threads = 336, \ .max_tcs_threads = 336, \ - .max_ds_threads = 336, \ + .max_tes_threads = 336, \ .max_wm_threads = 64 * 9, \ .max_cs_threads = 56, \ .urb = { \ @@ -343,7 +343,7 @@ static const struct gen_device_info gen_device_info_chv = { .max_vs_entries = 1856, \ .max_tcs_entries = 672, \ .min_ds_entries = 34, \ - .max_ds_entries = 1120, \ + .max_tes_entries = 1120, \ .max_gs_entries = 640, \ } @@ -386,7 +386,7 @@ static const struct gen_device_info gen_device_info_bxt = { .num_slices = 1, .max_vs_threads = 112, .max_tcs_threads = 112, - .max_ds_threads = 112, + .max_tes_threads = 112, .max_gs_threads = 112, .max_wm_threads = 64 * 3, .max_cs_threads = 6 * 6, @@ -395,7 +395,7 @@ static const struct gen_device_info gen_device_info_bxt = { .min_vs_entries = 34, .max_vs_entries = 704, .max_tcs_entries = 256, - .max_ds_entries = 416, + .max_tes_entries = 416, .max_gs_entries = 256, } }; @@ -409,7 +409,7 @@ static const struct gen_device_info gen_device_info_bxt_2x6 = { .num_slices = 1, .max_vs_threads = 56, /* XXX: guess */ .max_tcs_threads = 56, /* XXX: guess */ - .max_ds_threads = 56, + .max_tes_threads = 56, .max_gs_threads = 56, .max_wm_threads = 64 * 2, .max_cs_threads = 6 * 6, @@ -418,7 +418,7 @@ static const struct gen_device_info gen_device_info_bxt_2x6 = { .min_vs_entries = 34, .max_vs_entries = 352, .max_tcs_entries = 128, - .max_ds_entries = 208, + .max_tes_entries = 208, .max_gs_entries = 128, } }; diff --git a/src/intel/common/gen_device_info.h b/src/intel/common/gen_device_info.h index 40258d4239f..964e429cedd 100644 --- a/src/intel/common/gen_device_info.h +++ b/src/intel/common/gen_device_info.h @@ -95,7 +95,7 @@ struct gen_device_info unsigned num_slices; unsigned max_vs_threads; /**< Maximum Vertex Shader threads */ unsigned max_tcs_threads; /**< Maximum Hull Shader threads */ - unsigned max_ds_threads; /**< Maximum Domain Shader threads */ + unsigned max_tes_threads; /**< Maximum Domain Shader threads */ unsigned max_gs_threads; /**< Maximum Geometry Shader threads. */ /** * Theoretical maximum number of Pixel Shader threads. @@ -137,7 +137,7 @@ struct gen_device_info unsigned max_vs_entries; unsigned max_tcs_entries; unsigned min_ds_entries; - unsigned max_ds_entries; + unsigned max_tes_entries; unsigned max_gs_entries; } urb; /** @} */ diff --git a/src/intel/vulkan/anv_allocator.c b/src/intel/vulkan/anv_allocator.c index 65fd38b1a04..d5c033c97e1 100644 --- a/src/intel/vulkan/anv_allocator.c +++ b/src/intel/vulkan/anv_allocator.c @@ -950,7 +950,7 @@ anv_scratch_pool_alloc(struct anv_device *device, struct anv_scratch_pool *pool, uint32_t max_threads[] = { [MESA_SHADER_VERTEX] = devinfo->max_vs_threads, [MESA_SHADER_TESS_CTRL] = devinfo->max_tcs_threads, - [MESA_SHADER_TESS_EVAL] = devinfo->max_ds_threads, + [MESA_SHADER_TESS_EVAL] = devinfo->max_tes_threads, [MESA_SHADER_GEOMETRY] = devinfo->max_gs_threads, [MESA_SHADER_FRAGMENT] = devinfo->max_wm_threads, [MESA_SHADER_COMPUTE] = scratch_ids_per_subslice * subslices, |