diff options
author | Eric Anholt <[email protected]> | 2010-10-26 14:36:18 -0700 |
---|---|---|
committer | Eric Anholt <[email protected]> | 2010-10-26 15:07:10 -0700 |
commit | 00bfdac5b8e20463c04b9ec3f67bf1392fb86205 (patch) | |
tree | 7db0665cf14181ddc4d5f58bed08cb22a3390b3e /src/mesa/drivers/dri | |
parent | 88087ba1bf5566c8fe1c7d88028d2485126af286 (diff) |
i965: Fix VS URB entry sizing.
I'm trying to clamp to a minimum of 1 URB row, not a maximum of 1.
Fixes:
glsl-kwin-blur
glsl-max-varying
glsl-routing
Diffstat (limited to 'src/mesa/drivers/dri')
-rw-r--r-- | src/mesa/drivers/dri/i965/gen6_urb.c | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/src/mesa/drivers/dri/i965/gen6_urb.c b/src/mesa/drivers/dri/i965/gen6_urb.c index 0a264fcd90e..a34123478fb 100644 --- a/src/mesa/drivers/dri/i965/gen6_urb.c +++ b/src/mesa/drivers/dri/i965/gen6_urb.c @@ -40,7 +40,7 @@ prepare_urb( struct brw_context *brw ) else brw->urb.nr_gs_entries = 0; /* CACHE_NEW_VS_PROG */ - brw->urb.vs_size = MIN2(brw->vs.prog_data->urb_entry_size, 1); + brw->urb.vs_size = MAX2(brw->vs.prog_data->urb_entry_size, 1); /* Check that the number of URB rows (8 floats each) allocated is less * than the URB space. |