diff options
author | Marek Olšák <[email protected]> | 2019-01-08 11:51:22 -0500 |
---|---|---|
committer | Marek Olšák <[email protected]> | 2019-01-30 12:35:22 -0500 |
commit | 2361558eb71de4a2f65e1e74374d7ab2ffaa3499 (patch) | |
tree | 61e3a74ece81b8a502ffb942e5648c51f688cb0f /src/gallium/drivers/radeonsi/si_texture.c | |
parent | 1c12d56e4dd3fd93f23ab17b317cf579bd906212 (diff) |
radeonsi: merge & rename texture BO metadata functions
Diffstat (limited to 'src/gallium/drivers/radeonsi/si_texture.c')
-rw-r--r-- | src/gallium/drivers/radeonsi/si_texture.c | 117 |
1 files changed, 53 insertions, 64 deletions
diff --git a/src/gallium/drivers/radeonsi/si_texture.c b/src/gallium/drivers/radeonsi/si_texture.c index 5559747de0a..0f31303592a 100644 --- a/src/gallium/drivers/radeonsi/si_texture.c +++ b/src/gallium/drivers/radeonsi/si_texture.c @@ -335,37 +335,11 @@ static int si_init_surface(struct si_screen *sscreen, return 0; } -static void si_texture_init_metadata(struct si_screen *sscreen, - struct si_texture *tex, - struct radeon_bo_metadata *metadata) -{ - struct radeon_surf *surface = &tex->surface; - - memset(metadata, 0, sizeof(*metadata)); - - if (sscreen->info.chip_class >= GFX9) { - metadata->u.gfx9.swizzle_mode = surface->u.gfx9.surf.swizzle_mode; - } else { - metadata->u.legacy.microtile = surface->u.legacy.level[0].mode >= RADEON_SURF_MODE_1D ? - RADEON_LAYOUT_TILED : RADEON_LAYOUT_LINEAR; - metadata->u.legacy.macrotile = surface->u.legacy.level[0].mode >= RADEON_SURF_MODE_2D ? - RADEON_LAYOUT_TILED : RADEON_LAYOUT_LINEAR; - metadata->u.legacy.pipe_config = surface->u.legacy.pipe_config; - metadata->u.legacy.bankw = surface->u.legacy.bankw; - metadata->u.legacy.bankh = surface->u.legacy.bankh; - metadata->u.legacy.tile_split = surface->u.legacy.tile_split; - metadata->u.legacy.mtilea = surface->u.legacy.mtilea; - metadata->u.legacy.num_banks = surface->u.legacy.num_banks; - metadata->u.legacy.stride = surface->u.legacy.level[0].nblk_x * surface->bpe; - metadata->u.legacy.scanout = (surface->flags & RADEON_SURF_SCANOUT) != 0; - } -} - -static void si_surface_import_metadata(struct si_screen *sscreen, - struct radeon_surf *surf, - struct radeon_bo_metadata *metadata, - enum radeon_surf_mode *array_mode, - bool *is_scanout) +static void si_get_display_metadata(struct si_screen *sscreen, + struct radeon_surf *surf, + struct radeon_bo_metadata *metadata, + enum radeon_surf_mode *array_mode, + bool *is_scanout) { if (sscreen->info.chip_class >= GFX9) { if (metadata->u.gfx9.swizzle_mode > 0) @@ -629,22 +603,31 @@ static uint32_t si_get_bo_metadata_word1(struct si_screen *sscreen) return (ATI_VENDOR_ID << 16) | sscreen->info.pci_id; } -static void si_query_opaque_metadata(struct si_screen *sscreen, - struct si_texture *tex, - struct radeon_bo_metadata *md) +static void si_set_tex_bo_metadata(struct si_screen *sscreen, + struct si_texture *tex) { + struct radeon_surf *surface = &tex->surface; struct pipe_resource *res = &tex->buffer.b.b; - static const unsigned char swizzle[] = { - PIPE_SWIZZLE_X, - PIPE_SWIZZLE_Y, - PIPE_SWIZZLE_Z, - PIPE_SWIZZLE_W - }; - uint32_t desc[8], i; - bool is_array = util_texture_is_array(res->target); + struct radeon_bo_metadata md; - if (!sscreen->info.has_bo_metadata) - return; + memset(&md, 0, sizeof(md)); + + if (sscreen->info.chip_class >= GFX9) { + md.u.gfx9.swizzle_mode = surface->u.gfx9.surf.swizzle_mode; + } else { + md.u.legacy.microtile = surface->u.legacy.level[0].mode >= RADEON_SURF_MODE_1D ? + RADEON_LAYOUT_TILED : RADEON_LAYOUT_LINEAR; + md.u.legacy.macrotile = surface->u.legacy.level[0].mode >= RADEON_SURF_MODE_2D ? + RADEON_LAYOUT_TILED : RADEON_LAYOUT_LINEAR; + md.u.legacy.pipe_config = surface->u.legacy.pipe_config; + md.u.legacy.bankw = surface->u.legacy.bankw; + md.u.legacy.bankh = surface->u.legacy.bankh; + md.u.legacy.tile_split = surface->u.legacy.tile_split; + md.u.legacy.mtilea = surface->u.legacy.mtilea; + md.u.legacy.num_banks = surface->u.legacy.num_banks; + md.u.legacy.stride = surface->u.legacy.level[0].nblk_x * surface->bpe; + md.u.legacy.scanout = (surface->flags & RADEON_SURF_SCANOUT) != 0; + } assert(tex->dcc_separate_buffer == NULL); assert(tex->surface.fmask_size == 0); @@ -659,10 +642,19 @@ static void si_query_opaque_metadata(struct si_screen *sscreen, * [10:10+LAST_LEVEL] = mipmap level offset bits [39:8] for each level */ - md->metadata[0] = 1; /* metadata image format version 1 */ + md.metadata[0] = 1; /* metadata image format version 1 */ /* TILE_MODE_INDEX is ambiguous without a PCI ID. */ - md->metadata[1] = si_get_bo_metadata_word1(sscreen); + md.metadata[1] = si_get_bo_metadata_word1(sscreen); + + static const unsigned char swizzle[] = { + PIPE_SWIZZLE_X, + PIPE_SWIZZLE_Y, + PIPE_SWIZZLE_Z, + PIPE_SWIZZLE_W + }; + bool is_array = util_texture_is_array(res->target); + uint32_t desc[8]; si_make_texture_descriptor(sscreen, tex, true, res->target, res->format, @@ -680,21 +672,23 @@ static void si_query_opaque_metadata(struct si_screen *sscreen, desc[7] = tex->dcc_offset >> 8; /* Dwords [2:9] contain the image descriptor. */ - memcpy(&md->metadata[2], desc, sizeof(desc)); - md->size_metadata = 10 * 4; + memcpy(&md.metadata[2], desc, sizeof(desc)); + md.size_metadata = 10 * 4; /* Dwords [10:..] contain the mipmap level offsets. */ if (sscreen->info.chip_class <= VI) { - for (i = 0; i <= res->last_level; i++) - md->metadata[10+i] = tex->surface.u.legacy.level[i].offset >> 8; + for (unsigned i = 0; i <= res->last_level; i++) + md.metadata[10+i] = tex->surface.u.legacy.level[i].offset >> 8; - md->size_metadata += (1 + res->last_level) * 4; + md.size_metadata += (1 + res->last_level) * 4; } + + sscreen->ws->buffer_set_metadata(tex->buffer.buf, &md); } -static void si_apply_opaque_metadata(struct si_screen *sscreen, - struct si_texture *tex, - struct radeon_bo_metadata *md) +static void si_get_opaque_metadata(struct si_screen *sscreen, + struct si_texture *tex, + struct radeon_bo_metadata *md) { uint32_t *desc = &md->metadata[2]; @@ -728,7 +722,6 @@ static boolean si_texture_get_handle(struct pipe_screen* screen, struct si_context *sctx; struct si_resource *res = si_resource(resource); struct si_texture *tex = (struct si_texture*)resource; - struct radeon_bo_metadata metadata; bool update_metadata = false; unsigned stride, offset, slice_size; bool flush = false; @@ -786,12 +779,8 @@ static boolean si_texture_get_handle(struct pipe_screen* screen, } /* Set metadata. */ - if (!res->b.is_shared || update_metadata) { - si_texture_init_metadata(sscreen, tex, &metadata); - si_query_opaque_metadata(sscreen, tex, &metadata); - - sscreen->ws->buffer_set_metadata(res->buf, &metadata); - } + if (!res->b.is_shared || update_metadata) + si_set_tex_bo_metadata(sscreen, tex); if (sscreen->info.chip_class >= GFX9) { offset = tex->surface.u.gfx9.surf_offset; @@ -1425,8 +1414,8 @@ static struct pipe_resource *si_texture_from_winsys_buffer(struct si_screen *ssc if (dedicated) { sscreen->ws->buffer_get_metadata(buf, &metadata); - si_surface_import_metadata(sscreen, &surface, &metadata, - &array_mode, &is_scanout); + si_get_display_metadata(sscreen, &surface, &metadata, + &array_mode, &is_scanout); } else { /** * The bo metadata is unset for un-dedicated images. So we fall @@ -1467,7 +1456,7 @@ static struct pipe_resource *si_texture_from_winsys_buffer(struct si_screen *ssc tex->buffer.b.is_shared = true; tex->buffer.external_usage = usage; - si_apply_opaque_metadata(sscreen, tex, &metadata); + si_get_opaque_metadata(sscreen, tex, &metadata); assert(tex->surface.tile_swizzle == 0); return &tex->buffer.b.b; |