diff options
author | Samuel Pitoiset <[email protected]> | 2019-05-01 16:10:44 +0200 |
---|---|---|
committer | Samuel Pitoiset <[email protected]> | 2019-05-02 09:24:05 +0200 |
commit | 61625439999e3658dddf58485fc0ef85ecf082fc (patch) | |
tree | 8b0b6bbbffb2fb707ad98bc4a8955905d7cb0339 /src/amd | |
parent | bf774b56be46d5812868d9f6e7e63437d36754e0 (diff) |
radv: do not need to force emit the TCS regs on Vega20
This chip doesn't need the fixup. This fixes a bunch of
dEQP-VK.tessellation tests and avoid random GPU hangs.
Cc: "19.0" "19.1" <[email protected]>
Signed-off-by: Samuel Pitoiset <[email protected]>
Reviewed-by: Bas Nieuwenhuizen <[email protected]>
Diffstat (limited to 'src/amd')
-rw-r--r-- | src/amd/vulkan/radv_nir_to_llvm.c | 1 |
1 files changed, 1 insertions, 0 deletions
diff --git a/src/amd/vulkan/radv_nir_to_llvm.c b/src/amd/vulkan/radv_nir_to_llvm.c index adf158e30e1..b4a19aa2e5d 100644 --- a/src/amd/vulkan/radv_nir_to_llvm.c +++ b/src/amd/vulkan/radv_nir_to_llvm.c @@ -3691,6 +3691,7 @@ LLVMModuleRef ac_translate_nir_to_llvm(struct ac_llvm_compiler *ac_llvm, ac_init_exec_full_mask(&ctx.ac); if (ctx.ac.chip_class == GFX9 && + ctx.ac.family != CHIP_VEGA20 && shaders[shader_count - 1]->info.stage == MESA_SHADER_TESS_CTRL) ac_nir_fixup_ls_hs_input_vgprs(&ctx); |