diff options
author | Tom Stellard <[email protected]> | 2012-06-27 13:37:05 +0000 |
---|---|---|
committer | Tom Stellard <[email protected]> | 2012-07-09 13:41:18 +0000 |
commit | da9c8a73ec6fcb0e92204a739c1a7c43f145efef (patch) | |
tree | a05d6b744f0268a3044c6eaf4b6daa394e441174 | |
parent | 960906d16b3a9027d8871f9af9bcc50aae42b8bc (diff) |
r600g/compute: Use evergreen_cb() for binding RATs
-rw-r--r-- | src/gallium/drivers/r600/compute_memory_pool.c | 2 | ||||
-rw-r--r-- | src/gallium/drivers/r600/evergreen_compute.c | 17 | ||||
-rw-r--r-- | src/gallium/drivers/r600/evergreen_compute_internal.c | 94 | ||||
-rw-r--r-- | src/gallium/drivers/r600/evergreen_state.c | 2 | ||||
-rw-r--r-- | src/gallium/drivers/r600/r600_pipe.h | 3 |
5 files changed, 48 insertions, 70 deletions
diff --git a/src/gallium/drivers/r600/compute_memory_pool.c b/src/gallium/drivers/r600/compute_memory_pool.c index 1e88aafae0a..648219b9eb9 100644 --- a/src/gallium/drivers/r600/compute_memory_pool.c +++ b/src/gallium/drivers/r600/compute_memory_pool.c @@ -50,7 +50,7 @@ static struct r600_resource_texture * create_pool_texture(struct r600_screen * s memset(&templ, 0, sizeof(templ)); templ.target = PIPE_TEXTURE_1D; - templ.format = PIPE_FORMAT_R32_UNORM; + templ.format = PIPE_FORMAT_R32_UINT; templ.bind = PIPE_BIND_CUSTOM; templ.usage = PIPE_USAGE_IMMUTABLE; templ.flags = 0; diff --git a/src/gallium/drivers/r600/evergreen_compute.c b/src/gallium/drivers/r600/evergreen_compute.c index 3ec9d9bb453..40200ae21de 100644 --- a/src/gallium/drivers/r600/evergreen_compute.c +++ b/src/gallium/drivers/r600/evergreen_compute.c @@ -270,12 +270,20 @@ void evergreen_direct_dispatch( struct pipe_context *ctx_, const uint *block_layout, const uint *grid_layout) { - struct r600_context *ctx = (struct r600_context *)ctx_; + /* This struct r600_context* must be called rctx, because the + * r600_pipe_state_add_reg macro assumes there is a local variable + * of type struct r600_context* called rctx. + */ + struct r600_context *rctx = (struct r600_context *)ctx_; int i; - struct evergreen_compute_resource* res = get_empty_res(ctx->cs_shader, + struct evergreen_compute_resource* res = get_empty_res(rctx->cs_shader, COMPUTE_RESOURCE_DISPATCH, 0); + struct r600_pipe_state * cb_state = rctx->states[R600_PIPE_STATE_FRAMEBUFFER]; + + /* Set CB_TARGET_MASK */ + r600_pipe_state_add_reg(cb_state, R_028238_CB_TARGET_MASK, rctx->cb_target_mask); evergreen_reg_set(res, R_008958_VGT_PRIMITIVE_TYPE, V_008958_DI_PT_POINTLIST); @@ -316,6 +324,7 @@ static void compute_emit_cs(struct r600_context *ctx) int i; struct r600_resource *onebo = NULL; + struct r600_pipe_state *cb_state; /* Initialize all the registers common to both 3D and compute. Some * 3D only register will be initialized by this atom as well, but @@ -334,6 +343,10 @@ static void compute_emit_cs(struct r600_context *ctx) */ r600_emit_atom(ctx, &ctx->start_compute_cs_cmd.atom); + /* Emit cb_state */ + cb_state = ctx->states[R600_PIPE_STATE_FRAMEBUFFER]; + r600_context_pipe_state_emit(ctx, cb_state, RADEON_CP_PACKET3_COMPUTE_MODE); + for (i = 0; i < get_compute_resource_num(); i++) { if (ctx->cs_shader->resources[i].enabled) { int j; diff --git a/src/gallium/drivers/r600/evergreen_compute_internal.c b/src/gallium/drivers/r600/evergreen_compute_internal.c index ca44837a432..eb86a348703 100644 --- a/src/gallium/drivers/r600/evergreen_compute_internal.c +++ b/src/gallium/drivers/r600/evergreen_compute_internal.c @@ -228,6 +228,7 @@ int evergreen_compute_get_gpu_format( { case PIPE_FORMAT_R8_UNORM: case PIPE_FORMAT_R32_UNORM: + case PIPE_FORMAT_R32_UINT: fmt->format = V_028C70_COLOR_32; fmt->number_type = V_028C70_NUMBER_UNORM; fmt->num_format_all = 0; @@ -263,80 +264,41 @@ void evergreen_set_rat( assert((size & 3) == 0); assert((start & 0xFF) == 0); - int offset; - COMPUTE_DBG("bind rat: %i \n", id); - - if (id < 8) { - offset = id*0x3c; - } - else { - offset = 8*0x3c + (id-8)*0x1c; - } - - int linear = 0; - - if (bo->b.b.height0 <= 1 && bo->b.b.depth0 <= 1 - && bo->b.b.target == PIPE_BUFFER) { - linear = 1; - } - - struct evergreen_compute_resource* res = - get_empty_res(pipe, COMPUTE_RESOURCE_RAT, id); - - evergreen_emit_force_reloc(res); - - evergreen_reg_set(res, R_028C64_CB_COLOR0_PITCH, 0); ///TODO: for 2D? - evergreen_reg_set(res, R_028C68_CB_COLOR0_SLICE, 0); - - struct number_type_and_format fmt; + struct r600_pipe_state * state = CALLOC_STRUCT(r600_pipe_state); + struct pipe_surface rat_templ; - ///default config - if (bo->b.b.format == PIPE_FORMAT_NONE) { - fmt.format = V_028C70_COLOR_32; - fmt.number_type = V_028C70_NUMBER_FLOAT; - } else { - evergreen_compute_get_gpu_format(&fmt, bo); - } + COMPUTE_DBG("bind rat: %i \n", id); - evergreen_reg_set(res, - R_028C70_CB_COLOR0_INFO, S_028C70_RAT(1) - | S_028C70_ARRAY_MODE(V_028C70_ARRAY_LINEAR_ALIGNED) - | S_028C70_FORMAT(fmt.format) - | S_028C70_NUMBER_TYPE(fmt.number_type) - ); - evergreen_emit_force_reloc(res); + /* Create the RAT surface */ + memset(&rat_templ, 0, sizeof(rat_templ)); + rat_templ.usage = RADEON_USAGE_READWRITE; + rat_templ.format = PIPE_FORMAT_R32_UINT; + rat_templ.u.tex.level = 0; + rat_templ.u.tex.first_layer = 0; + rat_templ.u.tex.last_layer = 0; - evergreen_reg_set(res, R_028C74_CB_COLOR0_ATTRIB, S_028C74_NON_DISP_TILING_ORDER(1)); - evergreen_emit_force_reloc(res); + /* Add the RAT the list of color buffers */ + pipe->ctx->framebuffer.cbufs[id] = pipe->ctx->context.create_surface( + (struct pipe_context *)pipe->ctx, + (struct pipe_resource *)bo, &rat_templ); - if (linear) { - /* XXX: Why are we using size instead of bo->b.b.b.width0 ? */ - evergreen_reg_set(res, R_028C78_CB_COLOR0_DIM, size); - } else { - evergreen_reg_set(res, R_028C78_CB_COLOR0_DIM, - S_028C78_WIDTH_MAX(bo->b.b.width0) - | S_028C78_HEIGHT_MAX(bo->b.b.height0)); - } + /* Update the number of color buffers */ + pipe->ctx->nr_cbufs = MAX2(id + 1, pipe->ctx->nr_cbufs); - if (id < 8) { - evergreen_reg_set(res, R_028C7C_CB_COLOR0_CMASK, 0); - evergreen_emit_force_reloc(res); - evergreen_reg_set(res, R_028C84_CB_COLOR0_FMASK, 0); - evergreen_emit_force_reloc(res); - } + /* Update the cb_target_mask + * XXX: I think this is a potential spot for bugs once we start doing + * GL interop. cb_target_mask may be modified in the 3D sections + * of this driver. */ + pipe->ctx->cb_target_mask |= (0xf << (id * 4)); - evergreen_reg_set(res, R_028C60_CB_COLOR0_BASE + offset, start >> 8); - res->bo = bo; - res->usage = RADEON_USAGE_READWRITE; - res->coher_bo_size = size; + /* Get the CB register writes for the RAT */ + evergreen_cb(pipe->ctx, state, &pipe->ctx->framebuffer, id); - /* XXX We are setting nr_cbufs to 1 so we can get the correct - * cb flush flags to be emitted with the SURFACE_SYNC packet. - * In the future we should be adding the pipe_surface for this RAT - * to pipe->ctx->framebuffer.cbufs. - */ - pipe->ctx->framebuffer.nr_cbufs = 1; + /* Add the register blocks to the dirty list */ + free(pipe->ctx->states[R600_PIPE_STATE_FRAMEBUFFER]); + pipe->ctx->states[R600_PIPE_STATE_FRAMEBUFFER] = state; + r600_context_pipe_state_set(pipe->ctx, state); } void evergreen_set_lds( diff --git a/src/gallium/drivers/r600/evergreen_state.c b/src/gallium/drivers/r600/evergreen_state.c index ee1115de681..bbdc5868a80 100644 --- a/src/gallium/drivers/r600/evergreen_state.c +++ b/src/gallium/drivers/r600/evergreen_state.c @@ -1293,7 +1293,7 @@ static void evergreen_set_viewport_state(struct pipe_context *ctx, r600_context_pipe_state_set(rctx, rstate); } -static void evergreen_cb(struct r600_context *rctx, struct r600_pipe_state *rstate, +void evergreen_cb(struct r600_context *rctx, struct r600_pipe_state *rstate, const struct pipe_framebuffer_state *state, int cb) { struct r600_screen *rscreen = rctx->screen; diff --git a/src/gallium/drivers/r600/r600_pipe.h b/src/gallium/drivers/r600/r600_pipe.h index 63eeab316fc..de43555ddbf 100644 --- a/src/gallium/drivers/r600/r600_pipe.h +++ b/src/gallium/drivers/r600/r600_pipe.h @@ -425,6 +425,9 @@ boolean evergreen_is_format_supported(struct pipe_screen *screen, enum pipe_texture_target target, unsigned sample_count, unsigned usage); +void evergreen_cb(struct r600_context *rctx, struct r600_pipe_state *rstate, + const struct pipe_framebuffer_state *state, int cb); + void evergreen_update_dual_export_state(struct r600_context * rctx); |